## TC9256P,TC9256F,TC9257P,TC9257F

PLL for DTS

TC9256P, TC9256F, TC9257P and TC9257F are phase-locked loop (PLL) LSIs for digital tuning systems (DTS) with built-in 2 modulus prescalers.

All functions are controlled through 3 serial bus lines.
These LSIs are used to configure high-performance digital tuning systems.

## Features

- Optimal for configuring digital tuning systems in high-fi tuners and car stereos.
- Built-in prescalers. operate at input frequency ranging from $30 \sim 150 \mathrm{MHz}$ during $\mathrm{FM}_{\text {IN }}$ input (with 2 modulus prescaler) and at $0.5 \sim 40 \mathrm{MHz}$ during AMIN input (with 2 modulus prescaler or direct dividing).
- 16 bit programmable counter, dual parallel output phase comparator, crystal oscillator and reference counter.
- $3.6 \mathrm{MHz}, 4.5 \mathrm{MHz}, 7.2 \mathrm{MHz}$ or 10.8 MHz crystal oscillators can be used.
- 15 possible reference frequencies. (when using 4.5 MHz crystal) (ref. $=0.5 \mathrm{k}, 1 \mathrm{k}, 2.5 \mathrm{k}, 3 \mathrm{k}, 3.125 \mathrm{k}, 3.90625 \mathrm{k}, 5 \mathrm{k}$, $6.25 \mathrm{k}, 7.8125 \mathrm{k}, 9 \mathrm{k}, 10 \mathrm{k}, 12.5 \mathrm{k}, 25 \mathrm{k}, 50 \mathrm{k}$ and 100 kHz ).
- Built-in 20 bit general-purpose counter for such uses as measuring intermediate frequencies (IFIN1 and IFIN2) and low-frequency pilot signal cycles (SCIN). (cycle measurement function is not available on TC9256P and TC9256F.)
- High-precision ( $\pm 0.55 \sim \pm 7.15 \mu \mathrm{~s})$ PLL phase error detection.
- Numerous general-purpose I/O pins for such uses as peripheral circuit control.
- 4 N -channel open-drain output ports (OFF withstanding voltage: 12 V ) for such uses as control signal output. (TC9256P and TC9256F have only 3 ports.)
- Standby mode function (turns off FM, AM and IF amps) to save current consumption.
- All functions controlled through 3 serial bus lines.
- CMOS structure with operating power supply range of $\mathrm{V}_{\mathrm{DD}}=$ $5.0 \pm 0.5 \mathrm{~V}$.
- 16 pin DIP (TC9256P), 20 pin DIP (TC9257P), 16 pin SOP (TC9256F), 20 pin SOP (TC9257F) packages.


Weight
DIP16-P-300-2.54A: 1.0 g (typ.)
DIP20-P-300-2.54A: 1.24 g (typ.)
SOP16-P-300-1.27: 0.16 g (typ.)
SOP20-P-300-1.27: 0.48 g (typ.)

## Pin Assignment (top view)

TC9256P, TC9256F


DIP-16PIN / SOP-16PIN

TC9257P, TC9257F


## Block Diagram



Note 1:
Mark terminals are not existence in TC9256P, TC9256F.
Terminal name of TC9256P, TC9256F is shown in parentheses.
Others are common terminals.

## Pin Function

| Pin No. | Symbol | Pin Name | Function | Circuit Diagram |
| :---: | :---: | :---: | :---: | :---: |
| 1 2 | XT $\overline{X T}$ | Crystal oscillator pins | Connects $3.6 \mathrm{MHz}, 4.5 \mathrm{MHz}, 7.2 \mathrm{MHz}$ or 10.8 MHz crystal oscillator to supply reference frequency and internal clock. |  |
| 3 | PERIOD | Period signal input | Serial I/O ports. These pins transfer data to and from the controller to set divisors and dividing modes, and to control the general-purpose counter and general-purpose I/O ports. | DATA |
| 4 | CLOCK | Clock signal input |  |  |
| 5 | DATA | Serial data input/output |  |  |
| 6 | OT-1 | General-purpose output ports | N channel open drain port pins, for such uses as control signal output. <br> These pins are set to the OFF state when power is turned on. (on TC9256P and TC9256F, OT-4 can be used as a CMOS output pin by switching it with DO2.) |  <br> N -channel open drain |
| 7 | OT-2 |  |  |  |
| 8 | OT-3 |  |  |  |
| $\begin{gathered} 9 \\ (-) \end{gathered}$ | OT-4 |  |  |  |
| $\begin{aligned} & 10 \\ & (-) \end{aligned}$ | I/O-5/CLK | General-purpose I/O ports | CMOS structure allows free use of these ports for input or output. Ports are set for input when the power is turned on. On TC9257P and TC9257F, I/O-5 can be switched for use as a system clock output pin. |  |
| $\begin{aligned} & 11 \\ & (-) \end{aligned}$ | I/O-6 |  |  |  |
| $\begin{gathered} 13 \\ (10) \end{gathered}$ | $\mathrm{AM}_{\mathrm{IN}}$ | Programmable counter input | These pins input FM and AM band local oscillator signals by capacitor coupling. $\mathrm{FM}_{\mathrm{IN}}$ and $A M_{\mathrm{IN}}$ operate at low amplitude. |  |
|  | FM ${ }_{\text {IN }}$ |  |  |  |
| $\begin{gathered} 16 \\ (13) \end{gathered}$ | $\begin{aligned} & \text { I/O-9 (-6) } \\ & \text { /IFIN2 } \end{aligned}$ | General-purpose I/O ports /General-purpose counter frequency measurement input | General-purpose I/O port input/output pins. Can be switched for use as input pins to measure general-purpose counter frequencies. The frequency measurement function has such uses as measuring intermediate frequencies (IF). <br> These pins feature built-in amps. Data are input by capacitor coupling. $\mathrm{FM}_{\mathrm{IN}}$ and $\mathrm{AM}_{\mathrm{IN}}$ operate at low amplitude. <br> Note: Pins are set for input when power is turned on. |  |
| $\begin{gathered} 17 \\ (14) \end{gathered}$ | $\begin{aligned} & \text { I/O-8 (-5) } \\ & \text { /IFIN1 } \end{aligned}$ |  |  |  |


| Pin No. | Symbol | Pin Name | Function | Circuit Diagram |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & 18 \\ & (-) \end{aligned}$ | $1 / 0-7 / S_{\text {IN }}$ | General-purpose I/O ports <br> /General-purpose counter cycle measurement input | General-purpose I/O port input/output pin. Can be switched for use as signal input pin to measure low-frequency signal cycles. (not available on TC9256P and TC9256F.) <br> Note: This pin is set for input when power is turned on. |  |
| $\begin{gathered} 19 \\ (15) \\ \hline 20 \\ (16) \end{gathered}$ | DO1 <br> DO2 <br> (DO2/OT-4) | Phase comparator output <br> (general-purpose output ports) | These pins are for phase comparator tristate output. <br> DO1 and DO2 are output in parallel. <br> (on TC9256P and TC9256F, DO2 can be switched for use as a general-purpose output port.) |  |
| $\begin{gathered} 15 \\ (12) \end{gathered}$ | GND | Power supply pins | Applies $5.0 \mathrm{~V} \pm 10 \%$. | - |
| $\begin{aligned} & 12 \\ & (9) \end{aligned}$ | $\mathrm{V}_{\mathrm{DD}}$ |  |  |  |

Note 2: Pin numbers 1~8 are common to TC9256P, TC9256F, TC9257P and TC9257F.
Note 3: Pin names and numbers in parentheses apply to TC9256P and TC9256F.

## Functions and Operation

## Serial I/O Ports

As the block diagram shows, the functions of TC9256P, TC9256F, TC9257P and TC9257F are controlled by setting data in the 48 bits contained in each of the 2 sets of 24 bit registers. Each bit of data in these registers is transferred through the serial ports between the controller and the DATA, CLOCK and PERIOD pins. Each serial transfer consists of a total of 32 bits, with 8 address bits and 24 data bits.

Since all functions are controlled in units of registers, the explanation in this manual focuses on the 8 bit addresses and functions of each register.

These registers consist of 24 bits and are selected by an 8 bit address.
A list of the address assignment for each register is given below under Register assignments.

| Register | Address | Constitution of 24 Bits | No.of Bits |  |
| :---: | :---: | :---: | :---: | :---: |
| Input Register 1 | DOH | PLL divisor setting <br> Reference frequency setting <br> PLL input and mode setting <br> Crystal oscillator selection | Total | 16 4 2 2 24 |
| Input Register 2 | D2H | General-purpose counter control <br> (including lock detection bit control) <br> I/O port and general-purpose counter switching bits <br> I/O-5/CLK pin switching bit <br> (DO2/OT-4 pin switching bit for TC9256P and TC9256F) <br> DO pin control <br> Test bit <br> I/O port control <br> (also used as general-purpose counter input selection bits) <br> Output data | Total | 3 1 1 1 5 |
| Output Register 1 | D1H | General-purpose counter numeric data Not used | Total | 22 2 24 |
| Output Register 2 | D3H | Lock detection data <br> I/O port control data <br> Output data <br> Input data (undefined during output port selection) <br> Not used | Total | 5 5 4 5 5 24 |

When the PERIOD signal falls, the input data are latched in register 1 or register 2 and the function is performed.

When the CLOCK signal falls for the 9 time, the output data are latched in parallel in the output registers. The data are subsequently output serially from the data pin.

## Register Assignments



When power is turned on, the input registers are set as shown below.

*1: Cannot be set on TC9256P and TC9256F.
*2: These data are " 0 " on TC9256P and TC9256F.
*3: Bit names in parentheses "( )" refer to TC9256P and TC9256F.
*4: Data are undefined.
*5: Set data to "0" for TEST bit.

## Serial Transfer Format

The serial transfer format consists of 8 address bits and 24 data bits (Figure 1). Addresses D0H~D3H are used.


Figure 1

- Serial data transfer

Serial data are transferred in sync with the clock signal. In the idlestate, the PERIOD, CLOCK and DATA pin lines are all set to "H" level. When the period signal is at "L" level, the falling of the clock signal initiates serial data transfer. Data transfer ceases when the period signal is set to "L" level when the clock signal is at "H" level. Once serial data transfer has begun, however, no more than 8 falls of the clock signal can occur during the time the period signal is at "L" level.
Since the receiving side receives the serial data as valid data when the clock signal rises, it is effective for the sending side to produce output in sync with the clock signal fall.

To receive serial data from the output registers (D1H, D3H), set the serial data output to high impedance after the 8 bit address is output but before the next clock signal falls.
Data reception subsequently continues until the period signal becomes "L" level; data transfer ends just before the period signal rises. Therefore, the data pin must have an open-drain or tristate interface.

Note 4: When power is turned on, some internal circuits have undefined states.
To set internal circuit states, execute a dummy data transfer before performing regular data transfer.
Note 5: Times t1~t8 have the following values.
$\mathrm{t} 1 \geqq 1.0 \mu \mathrm{~s}$
$\mathrm{t} 2 \geqq 1.0 \mu \mathrm{~s}$
$\mathrm{t} 3 \geqq 0.3 \mu \mathrm{~s}$
t $4 \geqq 0.3 \mu \mathrm{~s}$
$\mathrm{t} 5 \geqq 0.3 \mu \mathrm{~s}$
$\mathrm{t} 6 \geqq 1.0 \mu \mathrm{~s}$
$\mathrm{t} 7 \geqq 1.0 \mu \mathrm{~s}$
$\mathrm{t} 8 \geqq 0.3 \mu \mathrm{~s}$
Note 6: Asterisks represent numbers taken from addresses, as in D*H.

## Crystal Oscillator Pins (XT, XT)

As Figure 2 shows, the clock necessary for internal operation is produced by connecting a crystal oscillator between capacitors. Use the crystal oscillator selection bit to select an oscillating frequency of $3.6 \mathrm{MHz}, 4.5 \mathrm{MHz}$, 7.2 MHz or 10.8 MHz which matches that of the crystal oscillator used.

Address DOH

$\mathrm{C}=30 \mathrm{pF}$ typ.

Figure 2

Note 7: Set to $3.6 \mathrm{MHz}(\mathrm{OSC1}=$ " 0 " and OSC2 = " 0 ") when power is turned on.
The crystal is not oscillating at this time because the system is in standby mode.

## Reference Counter (reference frequency divider)

The reference counter section consists of a crystal oscillator and a counter.
A crystal oscillator frequency of $3.6 \mathrm{MHz}, 4.5 \mathrm{MHz}, 7.2 \mathrm{MHz}$ or 10.8 MHz can be selected. A maximum of 15 reference frequencies can be generated.

## 1. Setting Reference Frequency

The reference frequency is set using bits $\mathrm{R} 0 \sim \mathrm{R} 3$.

Address DOH

|  |  |  |  |  |  |  |  |  | R0 | R1 | R2 R3 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| C__ |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| R0 | R1 | R2 | R3 | REFERENCE FREQUENCY |  | R0 | R1 | R2 | R3 | REFERENCE FREQUENCY |  |  |  |  |  |
| 0 | 0 | 0 | 0 | 0.5 | kHz | 0 | 0 | 0 | 1 | *7.8125 kHz |  |  |  |  |  |
| 1 | 0 | 0 | 0 |  | kHz | 1 | 0 | 0 | 1 | 9 kHz |  |  |  |  |  |
| 0 | 1 | 0 | 0 | 2.5 | kHz | 0 | 1 | 0 | 1 | 10 kHz |  |  |  |  |  |
| 1 | 1 | 0 | 0 | 3 | kHz | 1 | 1 | 0 | 1 | 12.5 kHz |  |  |  |  |  |
| 0 | 0 | 1 | 0 | 3.125 | kHz | 0 | 0 | 1 | 1 | 25 kHz |  |  |  |  |  |
| 1 | 0 | 1 | 0 | *3.90625 | kHz | 1 | 0 | 1 | 1 | 50 kHz |  |  |  |  |  |
| 0 | 1 | 1 | 0 | 5 | kHz | 0 | 1 | 1 | 1 | 100 kHz |  |  |  |  |  |
| 1 | 1 | 1 | 0 | 6.25 | kHz | 1 | 1 | 1 | 1 | Standby mode (*6) |  |  |  |  |  |

Note 8: Reference frequencies marked with an asterisk "*" can only be generated with a 4.5 MHz crystal oscillator.

Note 9: (*6) Standby mode
Standby mode occurs when bits R0, R1, R2 and R3 are all set to "1". In standby mode, the programmable counter stops, and FM, AM and IFIN (when selected IFIN) are set to "amp off" state (pins at " $L$ " level). This saves current consumption when the radio is turned off. The DO pins become high impedance during standby mode.

During standby mode, the I/O ports (I/O-5~I/O-9) and output ports (OT1~OT4) can be controlled and the crystal oscillator can be turned on and off.

Note 10: The system is set to standby mode when power is turned on. At this time, the crystal oscillator is not oscillating and the I/O ports are set to input mode.

## Programmable Counter

The programmable counter section consists of a $1 / 2$ prescaler, a 2 modulus prescaler and a 4 bit +12 bit programmable binary counter.

## 1. Setting of Programmable Counter

16 bits of divisor data and 2 bits which indicate the dividing mode is set in the programmable counter.
(1) Setting dividing mode

The FM and MODE bits are used to select the input pin and the dividing mode (pulse swallow mode or direct dividing mode). There are 4 possible choices, shown in the table below. Select one based on the frequency band used.

(2) Setting divisor

The divisor for the programmable counter is set as binary data in bits $\mathrm{P} 0 \sim \mathrm{P} 15$.

- Pulse swallow mode (16 bits)


Divisor setting range (pulse swallow mode): $\mathrm{n}=210 \mathrm{H} \sim$ FFFFH (528~65535)
Note 11: With the $1 / 2+$ pulse swallow mode, the actual divisor is twice the programmed value.

- Direct dividing mode (12 bits)


Divisor setting range (direct dividing mode): $\mathrm{n}=10 \mathrm{H} \sim \mathrm{FFFH}$ (16~4095)
With the direct dividing mode, data $\mathrm{P} 0 \sim \mathrm{P} 3$ are don't-care and bit P 4 is the LSB.

## 2. Prescaler and Programmable Counter Circuit Configuration

(1) Pulse swallow mode circuit configuration


Figure 3

This circuit consists of a 2 modulus prescaler, a 4 bit swallow counter and a 12 bit programmable counter. During FMIN (FMH mode), a $1 / 2$ prescaler is added to the preceding step.
(2) Direct dividing method circuit configuration


Figure 4

With the direct dividing mode, the prescaler section is bypassed and the 12 bit programmable counter is used.
(3) Both FMIN and AMIN have built-in amps. Data are input by capacitor coupling. FMIN and AMIN operate at low amplitude.

## General-Purpose Counter

The general-purpose counter is a 20 bit counter. It has such uses as counting AM/FM band intermediate frequencies (IF) and detecting auto-stop signals during auto-search tuning. It also features a cycle measurement function for such uses as measuring low-frequency pilot signal cycles. TC9256P and TC9256F do not have the cycle measurement function (SCIN mode). General-purpose counter pins can also be used as I/O ports.

## 1. General-Purpose Counter Control Bits

(1) Bits G0 and G1 $\qquad$ .Used for selecting the general-purpose counter gate time.

(2) Bits SC (*7), IF1 and IF2..........I/O port and general-purpose counter switching bits. The functions of the following pins are switched by data.


Note 12: Pin names in parentheses "( )" apply to TC9256P and TC9256F.
Note 13: Bits marked with (*7) cannot be set on TC9256P and TC9256F.
(3) Bits M7, M8 and M9 $\qquad$ .M7 (*8) sets the state for pin I/O-7/SCIN, M8 (M5) sets the state for pin I/O-8/IFIN1; M9 (M6), for pin I/O-9/IFIN2.
These operations are valid when bits SC, IF1 and IF2 are all set to 1.


Note 14: Bits marked with an asterisk "(*)" are don't-care.
Note 15: Bit names in parentheses "( )" apply to TC9256P and TC9256F.
Note 16: Bits marked with (*8) cannot be set on TC9256P and TC9256F.
(4) Bits f0~f19 $\qquad$ The general-purpose counter results can be read in binary from bits f0~f19 of the output register (D1H).

(5) OVER and BUSY bits ...............Detect the operating state of the general-purpose counter.


Note 17: When using the general-purpose counter, before referring to the contents of the general-purpose counter result bits (f0~f19), confirm that the BUSY bit is " 0 " (counting is ended) and the OVER bit is " 0 " (general-purpose counter data are normal).
(6) START bit $\qquad$ When the data are set to " 1 ", the general-purpose counter is reset then counting begins.


## 2. General-Purpose Counter Circuit Configuration

The general-purpose counter section consists of input amps, a gate time control circuit and a 20 bit binary counter.


Figure 5
3. General-Purpose Counter Measurement Timing

$0<\mathrm{T}_{1} \leqq 0.25(\mu \mathrm{~s}), 0<\mathrm{T}_{2} \leqq 1(\mathrm{~ms})$

Figure 6

Note 18: IFIN1 and IFIN2 input have built-in amps. Data are input by capacitor coupling. FMIN and $A_{I N}$ operate at low amplitude.

Note 19: $\mathrm{SC}_{I N}$ is configured for CMOS input, so input signals should be logic level.

## General-Purpose I/O Ports

These LSIs feature general-purpose output and I/O ports which are controlled through the serial ports.

| Input/Output Form | TC9256P, TC9256F | TC9257P, TC9257F | Input/Output Configuration |
| :---: | :--- | :--- | :--- |
| Output ports | Dedicated: 3 ports <br> Maximum: 4 ports <br> (1 port for CMOS output) | Dedicated: 4 ports | N channel open-drain output |
| I/O ports | Maximum: 2 ports | Dedicated: 1 port, <br> Maximum: 5 ports | CMOS input/output |

## 1. General-Purpose Output Ports (OT-1~OT-4)

Pins OT-1~0T-4 are general-purpose dedicated output ports. They have such uses as control signal output. They are configured for N channel open-drain output and have an off withstanding voltage of 12 V .
The data set in bits O1~O4 of the input register (D2H) are output in parallel from their corresponding dedicated output port pins OT-1~OT-4. TC9256P and TC9256F do not have dedicated output port OT-4, but setting the input register (D2H) CLK (O4C) bit to " 1 " converts pin DO2 into output port OT-4 (configured for CMOS output).
The data set in bits O1~O4 of the input register (D2H) can also be read from the DATA pins as output register (D3H) serial data O1~O4.
(1) TC9257P and TC9257F

(2) TC9256P and TC9256F


Note 20: Bit names in parentheses "( )" apply to TC9256P and TC9256F.
Note 21: (*9) indicates the output state when DO2/OT-4 pin is switched for use as OT-4 output pin (configured for CMOS output).
(3) Output register $\qquad$ The data set in bits O1~04 of the input register can be read as serial data O1~O4 from the output register (D3H).


## 2. General-Purpose I/O Ports (I/O-5~I/O-9)

Pins I/O-5~I/O-9 are general-purpose I/O ports used for control signal input and output. They are configured for CMOS input and output.
These I/O ports are set for input or output using bits C5, C6 and M7~M9 of the input register (D2H).
Setting bits C5, C6 and M7~M9 to "0" sets these ports for input. Data which are input in parallel from I/O-5~I/O-9 are latched in the internal register on the ninth fall of the serial clock signal. These data can then be read as serial data $\mathrm{I} 5 \sim$ I 9 from the DATA pins.

Setting bits C5, C6 and M7~M9 to " 1 " sets these ports for output.
Data which are set in bits $\mathrm{O} 5 \sim 09$ of the input register ( D 2 H ) are output in parallel from their corresponding general-purpose I/O port pins I/O-5~I/O-9.

These operations are valid when bits SC, IF1, IF2 and CLK are all set to " 0 ".
(1) TC9257P and TC9257F


- Setting data for output ports


Note 22: On TC9257P and TC9257F, pins I/O-7~I/O-9 also serve as general-purpose counter input pins. Therefore, bits SC, IF1 and IF2 of the input register (D2H) must be set to " 0 " when pins I/O-7~I/O-9 are used for I/O ports. Since pin I/O-5 also serves as the CLK pin, the CLK bit of the input register (D2H) must be set to " 0 " when pin I/O-5 is used as an I/O port.

Note 23: Bit names in parentheses "( )" apply to TC9256P and TC9256F.
Note 24: Bits marked with (*10) cannot be set on TC9256P and TC9256F.
(2) TC9256P and TC9256F


- Setting data for output ports

(3) Output register. $\qquad$ Data which are set in bits C5, C6 and M7~M9 of the input register (D2H) can be read as serial data C5, C6 and M7~M9 from the output register (D3H).


Data which are input in parallel from pins I/O-5~I/O-9 can be read as serial data I5~I9 from the output register (D3H).

Address D3H


Note 25: Bit names in parentheses "( )" apply to TC9256P and TC9256F.
Note 26: Bits marked with (*11) cannot be set on TC9256P and TC9256F.
Data are "0" for bits marked with (*12) on TC9256P and TC9256F.
Note 27: When pins I/O-5~1/O-9 are used for output, the data in I5~19 of the output register (D3H) are undefined.

Note 28: When power is turned on, input register (D2H) I/O port control bits C5, C6 and M7~M9 and output data bits O5~O9 are set to "0".
(General-purpose I/O ports are set as input ports. Pins which are used both as general-purpose I/O ports and for general-purpose counter input are set for I/O port input. The output state of general-purpose output ports is set to high impedance ( N channel open drain output $=$ off).

Note 29: On TC9256P and TC9256F, pins I/O-5 and I/O-6 also serve as general-purpose counter input pins. Therefore, bits IF1 and IF2 of input register 2 must be set to " 0 " when these pins are used as I/O ports.

A typical example of data setting for general-purpose counter and I/O port use is shown below.

- TC9257P and TC9257F

Address D2H


As shown above, the pins can be switched as necessary to enable use as an I/O port or general-purpose counter.

## Phase Comparator

The phase comparator outputs the phase error after comparing the phase difference of the reference frequency signal supplied by the reference counter and the divided output from the programmable counter. The frequencies and phase differences of these two signals are then equalized by passing them through low-pass filters. These signals then control the VCOs.

The filter constants can be customized for FM and AM bands since the signals are output in parallel from the phase comparator then pass through the two tristate buffer pins, DO1 and DO2.


Figure 7


Figure 8 DO Output Timing Chart

The figures above show the DO output timing chart and a typical active low-pass filter circuit featuring a Darlington connection between the FET and transistor.
The filter circuit shown above is just one example. Actual circuits should be designed based on the band composition and the properties desired from the system.

Note 30: On TC9256P and TC9256F, pin DO2 can be switched for use as pin OT-4.

## Lock Detection Bits

The lock detection bits detect locked states in the PLL system. These systems have an unlock detection bit (unlock bit) which is used to detect, using the reference frequency cycle, the phase difference between the reference frequency and the divided output of the programmable counter. These systems also have phase error detection bits (bits PE1~PE3), which are capable of more precise detection ( $\pm 0.55 \mu \mathrm{~s} \sim \pm 7.15 \mu \mathrm{~s}$ ).

## 1. Unlock Detection Bit (UNLOCK)

This bit detects, using the reference frequency cycle, the phase difference between the reference frequency and the divided output of the programmable counter. When there is no lock, that is, when the reference frequency and the divided output of the programmable counter are not the same, unlock F/F is set.

Unlock F/F is reset every time the input register (D2H) unlock reset bit (RESET) is set to " 1 ".
After unlock F/F has been reset in this way, locked state can be detected by checking the unlock detection bit (UNLOCK) of the output register (D3H). After unlock F/F has been reset, the unlock detection bit must be checked after a time interval exceeding that of the reference frequency cycle has elapsed. This is because the reference frequency cycle inputs the lock detection strobe to unlock F/F. If the time interval is short, the correct locked state cannot be detected. Therefore, the output register (D3H) has a lock enable bit (ENABLE). This bit is reset every time the input register (D2H) reset bit is set to " 1 ", and set to " 1 " through the lock detection timing. That is, the locked state is correctly detected when the lock enable bit (ENABLE) is " 1 ".


Figure 10


Note 31: The asterisk "(*)" indicates an error state of over $180^{\circ}$ phase difference relative to the reference frequency.

## 2. Phase Error Detection Bits (PE1~PE3)

The unlock bit detects, using the reference frequency cycle, the phase difference between the reference frequency and the divided output of the programmable counter. The phase error detection bits (bits PE1~PE3) are capable of precise phase error detection of $\pm 0.55 \sim \pm 7.15 \mu$ using the reference frequency cycle. (If the UNLOCK bit is set to " 1 " and the phase difference relative to the reference frequency is over $180^{\circ}$, bits PE1~PE3 cannot correctly detect the phase error. Therefore, bits PE1~PE3 are normally used when the UNLOCK bit is set to " 0 ".) Bits PE1~PE3 detect phase error normally when the phase difference is $-180^{\circ} \sim 180^{\circ}$ relative to the reference frequency cycle.


The phase error data can be read from the output register (D3H) as serial data PE1~PE3.

Following is a typical lock detection operation. It shows the operation flow from locked state to frequency change with a phase error greater than $\pm 4.95 \mu \mathrm{~s}$ and less than $\pm 6.05 \mu \mathrm{~s}$.


Figure 11

## Other Control Bits

1. CLK (O4C) and C5 (XT) Bits $\qquad$ Control bits which switch the function for the I/O-5/CLK pin on TC9257P and TC9257F and the OT-4/DO2 pin on TC9256P and TC9256F.
(1) On TC9257P and TC9257F, the CLK bit controls switching of the I/O-5 pin and CLK pin.

- When bits R0~R3 of the input register (D0H) are all set to " 1 " (standby mode)

- When one of bits R0~R3 of the input register (DOH) is set to "0" (not standby mode)


Note 32: The system clock output marked with an asterisk "(*)" refers to output of the crystal oscillator frequencies listed below.

| Crystal Oscillator (MHz) | System Clock (kHz) | Duty (\%) |
| :---: | :---: | :---: |
| 10.8 |  | 50 |
| 7.2 | 600 |  |
| 3.6 |  |  |
| 4.5 | 750 |  |

Note 33: Bit names in parentheses "( )" apply to TC9256P and TC9256F.
(2) On TC9256P and TC9256F, the O4C bit controls switching of the DO2 pin and OT-4 pin.

- When bits R0~R3 of the input register (D0H) are all set to " 1 " (standby mode)

- When one of bits R0~R3 of the input register (D0H) is set to "0" (not standby mode)


2. DOHZ Bit $\qquad$ Controls the DO2 Pin output state.

3. TEST Bit. $\qquad$ Data should normally be set to " 0 ".


Note 34: Bit names in parentheses "( )" apply to TC9256P and TC9256F.

Maximum Ratings ( $\mathbf{T a}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$ )

| Characteristics | Symbol | Rating | Unit |
| :--- | :---: | :---: | :---: |
| Supply voltage | $\mathrm{V}_{\mathrm{DD}}$ | $-0.3 \sim 6.0$ | V |
| Input voltage | $\mathrm{V}_{\text {IN }}$ | $-0.3 \sim \mathrm{~V}_{\mathrm{DD}}+0.3$ | V |
| N-ch open-drain OFF withstanding <br> voltage | $\mathrm{V}_{\mathrm{OFF}}$ | 13 | V |
| Power dissipation | $\mathrm{P}_{\mathrm{D}}$ | $300(200)$ | mW |
| Operating temperature | $\mathrm{T}_{\mathrm{opr}}$ | $-40 \sim 85$ | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature | $\mathrm{T}_{\text {stg }}$ | $-65 \sim 150$ | ${ }^{\circ} \mathrm{C}$ |

( ): Flat package
Electrical Characteristics (unless otherwise specified, $\mathrm{Ta}=-40 \sim 85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=4.5 \sim 5.5 \mathrm{~V}$ )

| Characteristics | Symbol | Test Circuit | Test Condition | Min | Typ. | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Operating power supply voltage | $\mathrm{V}_{\text {DD1 }}$ | - | PLL operation (normal operating) | 4.5 | 5.0 | 5.5 | V |
| Operating power supply current | IDD1 | - | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}, \mathrm{X}_{\mathrm{t}}=10.8 \mathrm{MHz}, \\ & \mathrm{FM} \mathrm{IIN}^{2}=150 \mathrm{MHz} \end{aligned}$ | - | 7 | 15 | mA |

## Stand-by mode

| Characteristics | Symbol | Test <br> Circuit | Test Condition | Min | Typ. | Max |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | Unit | VLD OFF |
| :--- |
| Crystal oscillation frequency supply <br> voltage |
| Vperating power supply current |

## Operating frequency range

| Characteristics | Symbol | Test Circuit | Test Condition | Min | Typ. | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Crystal oscillation frequency | $\mathrm{f}_{\mathrm{XT}}$ | - | Connect crystal resonator to XT- XT terminal | 3.6 | $\sim$ | 10.8 | MHz |
| $\mathrm{FM}_{\mathrm{IN}}\left(\mathrm{FM}_{\mathrm{H}}, \mathrm{FM}_{\mathrm{L}}\right)$ | $\mathrm{f}_{\mathrm{FM}}$ | - | $\mathrm{FM}_{\mathrm{H}}, \mathrm{FM}_{\mathrm{L}}$ mode, $\mathrm{V}_{\mathrm{IN}}=0.2 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ | 30 | $\sim$ | 130 | MHz |
| FM ${ }_{\text {IN }}\left(\mathrm{FM}_{\mathrm{L}}\right)$ | $\mathrm{f}_{\text {FML }}$ | - | FML mode, $\mathrm{V}_{\text {IN }}=0.3 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ | 30 | $\sim$ | 150 | MHz |
| $\mathrm{AM}_{\mathrm{IN}}(\mathrm{HF})$ | $\mathrm{f}_{\mathrm{HF}}$ | - | HF mode, $\mathrm{V}_{\text {IN }}=0.2 \mathrm{~V}_{\mathrm{p} \text {-p }}$ | 1 | $\sim$ | 40 | MHz |
| AMIN (LF) | fLF | - | LF mode, $\mathrm{V}_{\mathrm{IN}}=0.2 \mathrm{~V}_{\mathrm{p} \text {-p }}$ | 0.5 | $\sim$ | 20 | MHz |
| IFIN1, IFIN2 | fIF | - | $\mathrm{V}_{\mathrm{IN}}=0.2 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ | 0.1 | $\sim$ | 15 | MHz |
| SCIN | $\mathrm{f}_{\text {SC }}$ | - | $\mathrm{V}_{\mathrm{IH}}=0.7 \mathrm{~V}_{\mathrm{DD}}, \mathrm{~V}_{\mathrm{IL}}=0.3 \mathrm{~V}_{\mathrm{DD}}$ <br> Square wave input | - | $\sim$ | 100 | kHz |

Operating input amplitude range

| Characteristics | Symbol | Test Circuit | Test Condition | Min | Typ. | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{FM}_{\mathrm{IN}}\left(\mathrm{FM}_{\mathrm{H}}, \mathrm{FM}_{\mathrm{L}}\right)$ | $V_{\text {FM }}$ | - | $\mathrm{FM}_{\mathrm{H}}, \mathrm{FM}_{\mathrm{L}}$ mode, $\mathrm{f}_{\mathrm{IN}}=30 \sim 130 \mathrm{MHz}$ | 0.2 | $\sim$ | $\begin{gathered} \hline \mathrm{V}_{\mathrm{DD}}- \\ 0.5 \end{gathered}$ | $V_{p-p}$ |
| FMIN ( $\mathrm{FM}_{\mathrm{L}}$ ) | $V_{\text {FML }}$ | - | FML mode, $\mathrm{fiN}_{\text {I }}=30 \sim 150 \mathrm{MHz}$ | 0.3 | $\sim$ | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}- \\ 0.5 \end{gathered}$ | $V_{p-p}$ |
| AMIN (HF) | $\mathrm{V}_{\mathrm{HF}}$ | - | HF mode, $\mathrm{f}_{\mathrm{IN}}=1 \sim 40 \mathrm{MHz}$ | 0.2 | $\sim$ | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}- \\ 0.5 \end{gathered}$ | $V_{p-p}$ |
| AMIN (LF) | VLF | - | LF mode, fin $=0.5 \sim 20 \mathrm{MHz}$ | 0.2 | $\sim$ | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}- \\ 0.5 \end{gathered}$ | $V_{p-p}$ |
| $\mathrm{IF}_{\mathrm{IN} 1, \mathrm{IF}}^{1}$ 2 | $\mathrm{V}_{\text {IF }}$ | - | $\mathrm{fiN}=0.1 \sim 15 \mathrm{MHz}$ | 0.2 | $\sim$ | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}- \\ 0.5 \end{gathered}$ | $V_{p-p}$ |

## OT1~OT4 N-ch open drain

| Characteristics | Symbol | Test <br> Circuit | Test Condition | Min | Typ. | Max | Unit |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Output current | "L" level | IOL1 | - | $V_{\text {OL }}=1.0 \mathrm{~V}$ | 5.0 | 10.0 | - |
| OFF-leak current | lofF | - | VOFF $=12 \mathrm{~V}$ | - | - | 2.0 | $\mu \mathrm{~A}$ |

I/O-5~1/O-9, SC ${ }_{\text {IN }}$

| Characteristics |  | Symbol | Test Circuit | Test Condition | Min | Typ. | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input voltage | "H" level | $\mathrm{V}_{\mathrm{IH} 1}$ | - | - | $\begin{gathered} 0.7 \\ \mathrm{~V}_{\mathrm{DD}} \end{gathered}$ | $\sim$ | $V_{\text {DD }}$ | V |
|  | "L" level | $\mathrm{V}_{\text {IL }}$ |  | - | 0 | $\sim$ | $\begin{gathered} 0.3 \\ V_{D D} \end{gathered}$ |  |
| Input current | "H" level | $\mathrm{IIH}^{\text {H }}$ | - | $\mathrm{V}_{\mathrm{IH}}=5 \mathrm{~V}$ | - | - | 2.0 | $\mu \mathrm{A}$ |
|  | "L" level | IIL |  | $\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}$ | - | - | -2.0 |  |
| Output current | "H" level | IOH 4 | - | $\mathrm{V}_{\mathrm{OH}}=4.0 \mathrm{~V}$ (except $\left.\mathrm{SC}_{\mathrm{IN}}\right)$ | -2.0 | -4.0 | - | mA |
|  | "L" level | IOL4 |  | $\mathrm{V}_{\mathrm{OL}}=1.0 \mathrm{~V}\left(\right.$ except $\left.\mathrm{SC}_{\mathrm{IN}}\right)$ | 2.0 | 4.0 | - |  |

PERIOD, CLOCK, DATA

| Characteristics |  | Symbol | Test Circuit | Test Condition | Min | Typ. | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input voltage | "H" level | $\mathrm{V}_{\mathrm{IH} 2}$ | - | - | $\begin{gathered} 0.8 \\ \mathrm{~V}_{\mathrm{DD}} \end{gathered}$ | $\sim$ | $V_{\text {DD }}$ | V |
|  | "L" level | $\mathrm{V}_{\text {IL2 }}$ |  | - | 0 | $\sim$ | $\begin{gathered} 0.2 \\ \mathrm{~V}_{\mathrm{DD}} \end{gathered}$ |  |
| Input current | "H" level | $\mathrm{I}_{\mathrm{H}}$ | - | $\mathrm{V}_{\mathrm{IH}}=5 \mathrm{~V}$ | - | - | 2.0 | $\mu \mathrm{A}$ |
|  | "L" level | IIL |  | $\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}$ | - | - | -2.0 |  |
| Output current | "H" level | $\mathrm{IOH5}$ |  | $\mathrm{V}_{\mathrm{OH}}=4.0 \mathrm{~V}$ (DATA) | -1.0 | -3.0 | - | mA |
|  | "L" level | IOL5 |  | $\mathrm{V}_{\mathrm{OL}}=1.0 \mathrm{~V}$ (DATA) | 1.0 | 3.0 | - |  |

DO1, DO2

| Characteristics |  | Symbol | Test Circuit | Test Condition | Min | Typ. | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input current | "H" level | IOH | - | $\mathrm{V}_{\mathrm{OH}}=4.0 \mathrm{~V}$ | -2.0 | -4.0 | - | mA |
|  | "L" level | IOL3 |  | $\mathrm{V}_{\mathrm{OL}}=1.0 \mathrm{~V}$ | 2.0 | 4.0 | - |  |
| Tri-state lead current |  | $I_{\text {TL }}$ | - | $\mathrm{V}_{\mathrm{TLH}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{TLL}}=0 \mathrm{~V}$ | - | - | $\pm 1.0$ | $\mu \mathrm{A}$ |

## $\overline{X T}$

| Characteristics |  | Symbol | Test Circuit | Test Condition | Min | Typ. | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output current | "H" level | IOH 2 |  | $\mathrm{V}_{\mathrm{OH}}=4.0 \mathrm{~V}$ | -0.1 | -0.3 | - | mA |
|  | "L" level | lol2 |  | $\mathrm{V}_{\mathrm{OL}}=1.0 \mathrm{~V}$ | 0.1 | 0.3 | - |  |

Input feedback resistance

| Characteristics | Symbol | Test Circuit | Test Condition | Min | Typ. | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input feedback resistance | Rf1 | - | $\mathrm{FM}_{\mathrm{IN}}, \mathrm{AM}_{\mathrm{IN}}, \mathrm{IF}_{\mathrm{IN}}\left(\mathrm{Ta}=25^{\circ} \mathrm{C}\right)$ | 350 | 700 | 1400 | k $\Omega$ |
|  | Rf2 |  | XT- $\overline{\mathrm{XT}} \quad\left(\mathrm{Ta}=25^{\circ} \mathrm{C}\right)$ | 500 | 1000 | 4000 |  |


(Note) EICID Operating Gurantee Range
(VDD $=4.5 \sim 5.5 \mathrm{~V}, \mathrm{Ta}=-40 \sim 85^{\circ} \mathrm{C}$ )
$\longrightarrow$ Standard Characteristics (VDD $=5 \mathrm{~V}, \mathrm{Ta}=25^{\circ} \mathrm{C}$ )

(Note) $F M_{I N}: F_{H}$ Operating Gurantee Range
$F M_{I N}: F M_{\mathrm{L}} \quad\left(V_{D D}=4.5 \sim 5.5 \mathrm{~V}, \mathrm{Ta}=-40 \sim 85^{\circ} \mathrm{C}\right)$

- Standard Characteristics ( $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{Ta}=25^{\circ} \mathrm{C}$ )

IFIN Frequency Characteristics

(Note) EICID Operating Gurantee Range
$\left(V_{D D}=4.5 \sim 5.5 \mathrm{~V}, \mathrm{Ta}=-40 \sim 85^{\circ} \mathrm{C}\right.$ )
——— Standard Characteristics $\left(\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{Ta}=25^{\circ} \mathrm{C}\right)$

## Application Circuit

(example for use TC9257P, TC9257F)


## Package Dimensions




Weight: 1.0 g (typ.)

## Package Dimensions



Weight: 1.24 g (typ.)

## Package Dimensions



Weight: 0.16 g (typ.)

## Package Dimensions



Weight: 0.48 g (typ.)

## RESTRICTIONS ON PRODUCT USE

- The information contained herein is subject to change without notice.
- The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of TOSHIBA or others.
- TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc..
- The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk.
- The products described in this document are subject to the foreign exchange and foreign trade laws.
- TOSHIBA products should not be embedded to the downstream products which are prohibited to be produced and sold, under any law and regulations.

