## Lithium Ion Power Gauge™ IC #### **Features** - Conservative and repeatable measurement of available capacity in Lithium Ion rechargeable batteries - Designed for battery pack integration - 120µA typical operating current - Small size enables implementations in as little as ½ square inch of PCB - ➤ Integrate within a system or as a stand-alone device - Display capacity via singlewire serial communication port or direct drive of LEDs - ➤ Measurements compensated for current and temperature - Self-discharge compensation using internal temperature sensor - ➤ 16-pin narrow DIP or SOIC ## **General Description** The bg2050 Lithium Ion Power Gauge™ IC is intended for batterypack or in-system installation to maintain an accurate record of the battery's available capacity. The IC monitors a voltage drop across a sense resistor connected in series between the negative battery terminal and ground to determine charge and discharge activity of the battery. Compensations for battery temperature and rate of charge or discharge are applied to the charge. discharge, and self-discharge calculations to provide available capacity information across a wide range of operating conditions. Battery capacity is automatically recalibrated, or "learned," in the course of a discharge cycle from full to empty. Nominal available capacity may be directly indicated using a fiveor six-segment LED display. These segments are used to graphically ndicate available capacity. The bq2050 supports a simple single-line bidirectional serial link to an external processor (common ground). The bq2050 outputs battery information in response to external commands over the serial link. The bq2050 may operate directly from one cell (VBAT > 3V). With the REF output and an external transistor, a simple, inexpensive regulator can be built for systems with more than one series cell. Internal registers include available capacity, temperature, scaled available energy, battery ID, battery status, and programming pin settings. To support subassembly testing, the outputs may also be controlled. The external processor may also overwrite some of the bq2050 power gauge data registers. ### **Pin Connections** | LCOM 1 SEG <sub>1</sub> /PROG <sub>1</sub> 2 SEG <sub>2</sub> /PROG <sub>2</sub> 3 SEG <sub>3</sub> /PROG <sub>3</sub> 4 SEG <sub>4</sub> /PROG <sub>4</sub> 5 SEG <sub>5</sub> /PROG <sub>5</sub> 6 PROG <sub>6</sub> 7 V <sub>SS</sub> 8 | 16 V <sub>CC</sub><br>15 REF<br>14 N/C<br>13 DQ<br>12 RBI<br>11 SB<br>10 DISP<br>9 SR | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------| | , ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | arrow DIP<br>ow SOIC | #### **Pin Names** | LCOM | LED common output | REF | Voltage reference output | |-------------------------------------|-----------------------------------|------|--------------------------| | SEG <sub>1</sub> /PROG <sub>1</sub> | LED segment 1/<br>program 1 input | N/C | No connect | | | FQ | DQ | Serial communications | | SEG <sub>2</sub> /PROG <sub>2</sub> | LED segment 2/<br>program 2 input | | input/output | | | | RBI | Register backup input | | SEG <sub>3</sub> /PROG <sub>3</sub> | LED segment 3/<br>program 3 input | SB | Battery sense input | | SEG4/PROG4 | LED segment 4/ | DISP | Display control input | | | | SR | Sense resistor input | | SEG5/PROG5 | LED segment 5/<br>program 5 input | Vcc | 3.0-6.5V | | PROG6 | Program 6 input | Vss | System ground | June 1995 1/19 1378819 0003271 501 | Pin De | escriptions | SR | Sense resistor input | |------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LCOM | LED common output | | The voltage drop (VsR) across the sense resistor Rs is monitored and integrated over time | | | Open-drain output switches Vcc to source current for the LEDs. The switch is off during initialization to allow reading of the soft pull-up or pull-down program resistors. LCOM is also high impedance when the display is off. | | to interpret charge and discharge activity. The SR input is tied between the negative terminal of the battery and the sense resistor. Vsr < Vsr indicates discharge, and Vsr > Vsr indicates charge. The effective voltage drop, Vsro, as seen by the bq2050 is Vsr + Vos. | | SEG <sub>1</sub> -<br>SEG <sub>5</sub> | LED display segment outputs (dual function with PROG1-PROG6) | DISP | Display control input | | | Each output may activate an LED to sink the current sourced from LCOM. | | DISP high disables the LED display. DISP tied to Vcc allows PROGx to connect directly | | PROG <sub>1</sub> -<br>PROG <sub>2</sub> | Programmed full count selection inputs (dual function with SEG <sub>1</sub> -SEG <sub>2</sub> ) | | to Vcc or Vss instead of through a pull-up or pull-down resistor. DISP floating allows the LED display to be active during charge. | | | These three-level input pins define the programmed full count (PFC) thresholds described in Table 2. | SB | DISP low activates the display. See Table 1. Secondary battery input | | PROG3-<br>PROG4 | Power gauge rate selection inputs (dual function with SEG3-SEG4) | | This input monitors the battery cell voltage<br>potential through a high-impedance resistive<br>divider network for end-of-discharge voltage | | | These three-level input pins define the scale factor described in Table 2. | | (EDV) thresholds, maximum charge voltage (MCV), and battery removed. | | PROG <sub>5</sub> | Self-discharge rate selection (dual | RBI | Register backup input | | | function with SEG <sub>5</sub> ) | | This pin is used to provide backup potential to<br>the bq2050 registers during periods when Vcc | | | This three-level input pin defines the self-<br>discharge and battery compensation factors as<br>shown in Table 1. | | ≤ 3V. A storage capacitor or a battery can be connected to RBI. | | PROG6 | Capacity initialization selection | DQ | Serial I/O pin | | | This three-level pin defines the battery state | | This is an open-drain bidirectional pin. | | | of charge at reset as shown in Table 1. | REF | Voltage reference output for regulator | | N/C | No connect | | REF provides a voltage reference output for an optional micro-regulator. | | | | $\mathbf{v_{cc}}$ | Supply voltage input | | | | $\mathbf{v_{ss}}$ | Ground | | | | | | 2/19 # Functional Description General Operation The bq2050 determines battery capacity by monitoring the amount of current input to or removed from a rechargeable battery. The bq2050 measures discharge and charge currents, measures battery voltage, estimates self-discharge, monitors the battery for low battery voltage thresholds, and compensates for temperature and charge/discharge rates. The current measurement is made by monitoring the voltage across a small-value series sense resistor between the battery's negative terminal and ground. The estimate of scaled available energy is made using the remaining average battery voltage during the discharge cycle and the remaining nominal available charge. The scaled available energy measurement is corrected for the environmental and operating conditions. Figure 1 shows a typical battery pack application of the bq2050 using the LED display capability as a charge-state indicator. The bq2050 is configured to display capacity in relative display mode. The relative display mode uses the last measured discharge capacity of the battery as the battery "full" reference. A push-button display feature is available for momentarily enabling the LED display. The bq2050 monitors the charge and discharge currents as a voltage across a sense resistor (see Rs in Figure 1). A filter between the negative battery terminal and the SR pin may be required if the rate of change of the battery current is too great. Figure 1. Battery Pack Application Diagram—LED Display June 1995 3/19 💻 1378819 OOO3273 384 🛭 #### **Voltage Thresholds** In conjunction with monitoring VsR for charge/discharge currents, the bq2050 monitors the battery potential through the SB pin. The voltage is determined through a resistor-divider network per the following equation: $$\frac{RB1}{RB2} = 2N - 1$$ where N is the number of cells, RB1 is connected to the positive battery terminal, and RB2 is connected to the negative battery terminal. The single-cell battery voltage is monitored for the end-of-discharge voltage (EDV) and for maximum cell voltage (MCV). EDV threshold levels are used to determine when the battery has reached an "empty" state, and the MCV threshold is used for fault detection during charging. Two EDV thresholds for the bq2050 are programmable with the default values fixed at: EDVF $$(empty) = 1.47V$$ If VSB is below either of the two EDV thresholds, the associated flag is latched and remains latched, independent of VSB, until the next valid charge. The VSB value is also available over the serial port. During discharge and charge, the bq2050 monitors VsR for various thresholds used to compensate the charge and discharge rates. Refer to the count compensation section for details. EDV monitoring is disabled if the discharge rate is greater than 2C (typical) and resumes ½ second after the rate falls below 2C. #### **RBI** Input The RBI input pin is intended to be used with a storage capacitor or external supply to provide backup potential to the internal bq2050 registers when Vcc drops below 3.0V. Vcc is output on RBI when Vcc is above 3.0V. A diode is recommended to isolate the external supply, if necessary. #### Reset The bq2050 can be reset by removing Vcc and grounding the RBI pin for 15 seconds. ### **Temperature** The bq2050 internally determines the temperature in 10°C steps centered from approximately -35°C to +85°C. The temperature steps are used to adapt charge and discharge rate compensations, self-discharge counting, and available charge display translation. The temperature range is available over the serial port in 10°C increments as shown in the following table: | TMP (hex) | Temperature Range | | |-----------|-------------------|--| | 0x | <-30℃ | | | 1x | -30℃ to -20℃ | | | 2x | -20℃ to -10℃ | | | 3x | -10℃ to 0℃ | | | 4x | 0°C to 10°C | | | 5x | 10℃ to 20℃ | | | 6x | 20℃ to 30℃ | | | 7x | 30℃ to 40℃ | | | 8x | 40℃ to 50℃ | | | 9x | 50℃ to 60℃ | | | Ax | 60°C to 70°C | | | Bx | 70℃ to 80℃ | | | Cx | >80°C | | ## **Layout Considerations** The bq2050 measures the voltage differential between the SR and Vss pins. Vos (the offset voltage at the SR pin) is greatly affected by PC board layout. For optimal results, the PC board layout should follow the strict rule of a single-point ground return. Sharing high-current ground with small signal ground causes undesirable noise on the small signal nodes. Additionally: - The capacitors (C1 and C2) should be placed as close as possible to the Vcc and SB pins, respectively, and their paths to Vss should be as short as possible. A high-quality ceramic capacitor of 0.1µf is recommended for Vcc. - The sense resistor capacitor should be placed as close as possible to the SR pin. - The sense resistor (Rs) should be as close as possible to the bq2050. 4/19 June 1995 **3** 1378819 0003274 210 **3** ## **Gas Gauge Operation** The operational overview diagram in Figure 2 illustrates the operation of the bq2050. The bq2050 accumulates a measure of charge and discharge currents, as well as an estimation of self-discharge. Charge and discharge currents are temperature and rate compensated, whereas self-discharge is only temperature compensated. The main counter, Nominal Available Capacity (NAC), represents the available battery capacity at any given time. Battery charging increments the NAC register, while battery discharging and self-discharge decrement the NAC register and increment the DCR (Discharge Count Register). The Discharge Count Register (DCR) is used to update the Last Measured Discharge (LMD) register only if a complete battery discharge from full to empty occurs without any partial battery charges. Therefore, the bq2050 adapts its capacity determination based on the actual conditions of discharge. The battery's initial capacity is equal to the Programmed Full Count (PFC) shown in Table 2. Until LMD is updated, NAC counts up to but not beyond this threshold during subsequent charges. This approach allows the gas gauge to be charger-independent and compatible with any type of charge regime. #### Last Measured Discharge (LMD) or learned battery capacity: LMD is the last measured discharge capacity of the battery. On initialization (application of Vcc or battery replacement), LMD = PFC. During subsequent discharges, the LMD is updated with the latest measured capacity in the Discharge Count Register (DCR) representing a discharge from full to below EDV1. A qualified discharge is necessary for a capacity transfer from the DCR to the LMD register. The LMD also serves as the 100% reference threshold used by the relative display mode. Figure 2. Operational Overview 2 - 443 June 1995 5/19 ■ 1378819 OOO3275 157 **■** #### Programmed Full Count (PFC) or initial battery capacity: The initial LMD and gas gauge rate values are programmed by using PROG1-PROG4. The bq2050 is configured for a given application by selecting a PFC value from Table 2. The correct PFC may be determined by multiplying the rated battery capacity in mAh by the sense resistor value: Battery capacity (mAh) • sense resistor ( $\Omega$ ) = PFC (mVh) Selecting a PFC slightly less than the rated capacity provides a conservative capacity reference until the bq2050 "learns" a new capacity reference. #### Example: Selecting a PFC Value Given: Sense resistor = 0.05Ω Number of cells = 2 Capacity = 1000mAh, Li-Ion battery, coke-anode Current range = 50mA to 1A Relative display mode Serial port only Self-discharge = NAC/512 per day @ 25°C Voltage drop over sense resistor = 2.5mV to 50mV Nominal discharge voltage = 3.6V Table 1. bq2050 Programming | Pin<br>Connection | PROG <sub>5</sub> Compensation/<br>Self-Discharge | PROG₅<br>NAC on Reset | DISP<br>Display State | |-------------------|---------------------------------------------------|-----------------------|-----------------------| | H | Table 4/Disabled | PFC | LEDs disabled | | Z | Table 4/ NAC/512 | 0 | LEDs on when charging | | L | Table 3/ NAC/512 | 0 | LEDs on | Note: PROG5 and PROG6 states are independent. Table 2. bq2050 Programmed Full Count mVh Selections | PR | lOG <sub>x</sub> | Pro-<br>grammed<br>Full | | PROG <sub>4</sub> = L | | | PROG4 = Z | | | |----|------------------|-------------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|------------| | 1 | 2 | Count<br>(PFC) | PROG <sub>3</sub> = H | PROG <sub>3</sub> = Z | PROG <sub>3</sub> = L | PROG <sub>3</sub> = H | PROG <sub>3</sub> = Z | PROG <sub>3</sub> = L | Units | | - | | <u>-</u> | SCALE =<br>1/80 | SCALE =<br>1/160 | SCALE =<br>1/320 | SCALE = 1/640 | SCALE =<br>1/1280 | SCALE =<br>1/2560 | mVh/ | | H | Н | 49152 | 614 | 307 | 154 | 76.8 | 38.4 | 19.2 | mVh | | Н | Z | 45056 | 563 | 282 | 141 | 70,4 | 35.2 | 17.6 | mVh | | Н | L | 40960 | 512 | 256 | 128 | 64.0 | 32.0 | 16.0 | mVh | | Z | Н | 36864 | 461 | 230 | 115 | 57.6 | 28.8 | 14.4 | mVh | | Z | Z | 33792 | 422 | 211 | 106 | 53.0 | 26.4 | 13.2 | mVh | | Z | L | 30720 | 384 | 192 | 96.0 | 48.0 | 24.0 | 12.0 | mVh | | L | н | 27648 | 346 | 173 | 86.4 | 43.2 | 21.6 | 10.8 | | | L | z | 25600 | 320 | 160 | 80.0 | 40.0 | 20.0 | | mVh | | L | L | 22528 | 282 | 141 | 70.4 | 35.2 | 17.6 | 8.8 | mVh<br>mVh | 6/19 June 1995 **■** 1378819 0003276 093 **■** Therefore: $1000 \text{mAh} + 0.05 \Omega = 50 \text{mVh}$ Select: PFC = 30720 counts or 48mVh PROG1 = float $PROG_2 = low$ PROG3 = high PROG4 = float PROG5 = float PROG6 = float The initial full battery capacity is 48mVh (960mAh) until the bq2050 "learns" a new capacity with a qualified discharge from full to EDV1. #### 3. Nominal Available Capacity (NAC): NAC counts up during charge to a maximum value of LMD and down during discharge and self-discharge to 0. NAC is reset to 0 on initialization and on the first valid charge following discharge to EDV1. To prevent overstatement of charge during periods of overcharge, NAC stops incrementing when NAC = LMD. #### 4. Discharge Count Register (DCR): The DCR counts up during discharge independent of NAC and could continue increasing after NAC has decremented to 0. Prior to NAC = 0 (empty battery), both discharge and self-discharge increment the DCR. After NAC = 0, only discharge increments the DCR. The DCR resets to 0 when NAC = LMD. The DCR does not roll over but stops counting when it reaches FFFFh. The DCR value becomes the new LMD value on the first charge after a valid discharge to VEDV1 if: - No valid charge initiations (charges greater than 256 NAC counts, where Vsro > Vsro) occurred during the period between NAC = LMD and EDV1 detected. - The self-discharge count is not more than 4096 counts (8% to 18% of PFC, specific percentage threshold determined by PFC). - The temperature is ≥ 0°C when the EDV1 level is reached during discharge. The valid discharge flag (VDQ) indicates whether the present discharge is valid for LMD update. #### Scaled Available Energy (SAE): SAE is useful in determining the available energy within the battery, and may provide a more useful capacity reference in battery chemistries with sloped voltage profiles during discharge. SAE may be converted to a mWh value using the following formula: June 1995 E(mWh) = (SAEH \* 256 + SAEL) \* $\frac{2.4 * SCALE * (R_{B1} + R_{B2})}{R_{S} * R_{B2}}$ where RB1, RB2 and Rs are resistor values in ohms. SCALE is the selected scale from Table 2. SAEH and SAEL are digital values read via DQ. #### 6. Compensated Available Capacity (CAC) CAC counts similar to NAC, but contains the available capacity compensated for discharge rate and temperature. #### **Charge Counting** Charge activity is detected based on a positive voltage on the $V_{SR}$ input. If charge activity is detected, the bq2050 increments NAC at a rate proportional to $V_{SR}$ and, if enabled, activates an LED display. Charge actions increment the NAC after compensation for temperature. The bq2050 determines charge activity sustained at a continuous rate equivalent to Vsro > Vsrq. A valid charge equates to sustained charge activity greater than 256 NAC counts. Once a valid charge is detected, charge counting continues until Vsro (Vsr + Vos) falls below Vsrq. Vsrq is 210 $\mu$ V, and is described in the Digital Magnitude Filter section. #### **Discharge Counting** Discharge activity is detected based on a negative voltage on the $V_{SR}$ input. All discharge counts where $V_{SRO} < V_{SRD}$ cause the NAC register to decrement and the DCR to increment. $V_{SRD}$ is -200 $\mu$ V, and is described in the Digital Magnitude Filter section. #### Self-Discharge Estimation The bq2050 continuously decrements NAC and increments DCR for self-discharge based on time and temperature. The self-discharge count rate is programmed to be a nominal ½12 • NAC per day or disabled. This is the rate for a battery whose temperature is between 20°-30°C. The NAC register cannot be decremented below 0. ## **Count Compensations** #### **Discharge Compensation** Corrections for the rate of discharge, temperature, and anode type are made by adjusting an internal compensation factor. This factor is based on the measured rate of discharge of the battery. Tables 3A and 3B outline the correction factor typically used for graphite anode Li-Ion batteries, and Tables 4A and 4B outline the factors typically used for coke anode Li-Ion batteries. The compensa- 7/19 1378819 0003277 T2T **=** tion factor is applied to CAC and is based on discharge rate and temperature. Table 3A. Graphite Anode | Approximate Discharge Rate | Discharge<br>Compensation<br>Factor | Efficiency | |----------------------------|-------------------------------------|------------| | < 0.5C | 1.00 | 100% | | ≥ 0.5C | 1.05 | 95% | #### Table 3B. | Temperature | Temperature<br>Compensation<br>Factor | Efficiency | |-------------|---------------------------------------|------------| | ≥ 10℃ | 1.00 | 100% | | 0℃ to 10℃ | 1.10 | 90% | | -10℃ to 0℃ | 1.35 | 74% | | ≤ -10°C | 2.50 | 40% | #### Table 4A. Coke Anode | Approximate<br>Discharge Rate | Discharge<br>Compensation<br>Factor | Efficiency | |-------------------------------|-------------------------------------|------------| | <0.5C | 1.00 | 100% | | ≥ 0.5C | 1.15 | 86% | #### Table 4B. | Temperature | Temperature<br>Compensation<br>Factor | Efficiency | |-------------|---------------------------------------|------------| | ≥ 10℃ | 1.00 | 100% | | 0℃ to 10℃ | 1.25 | 80% | | -10℃ to 0℃ | 2.00 | 50% | | ≤-10°C | 8.00 | 12% | #### **Charge Compensation** The bq2050 applies the following temperature compensation to NAC during charge: | Temperature | Temperature<br>Compensation<br>Factor | Efficiency | |-------------|---------------------------------------|------------| | < 10℃ | 0.95 | 95% | | ≥ 10℃ | 1.00 | 100% | This compensation applies to both types of Li-Ion cells. #### **Self-Discharge Compensation** The self-discharge compensation is programmed for a nominal rate of ½12 • NAC per day. This is the rate for a battery within the 20–30°C temperature range. This rate varies across 8 ranges from <10°C to >70°C, changing with each higher temperature (approximately 10°C). See Table 5 below: **Table 5. Self-Discharge Compensation** | | Typical Rate | |-------------------|----------------------------| | Temperature Range | PROG <sub>5</sub> = Z or L | | <10℃ | NAC/2048 | | 10–20℃ | NAC/1024 | | 20–30℃ | NAC/512 | | 30-40℃ | NAC/256 | | 40–50℃ | NAC/ <sub>128</sub> | | 50–60°C | NAC/64 | | 60-70℃ | NAC/32 | | > 70℃ | NAC/16 | Self-discharge may be disabled by connecting PROG<sub>5</sub> = H. #### **Digital Magnitude Filter** The bq2050 has a digital filter to eliminate charge and discharge counting below a set threshold. The bq2050 setting is $200\mu V$ for VSRQ and $210\mu V$ for VSRQ. 8/19 June 1995 1378819 0003278 966 **■ 2-446** | | 123.0 0. 142.000 0 | | | | | | | | | | |--------|--------------------------|---------|---------|-------|---------------------------------------------------------------------------|--|--|--|--|--| | Symbol | Parameter | Typical | Maximum | Units | Notes | | | | | | | Vos | Offset referred to VsR | ± 50 | ± 150 | μV | $\overline{\mathrm{DISP}} = \mathrm{Vcc}$ . | | | | | | | INL | Integrated non-linearity | ± 2 | ± 4 | % | Add 0.1% per °C above or below 25°C and 1% per volt above or below 4.25V. | | | | | | ± 1 Table 6, bg2050 Current-Sensing Errors ± 2 % ### **Error Summary** INR Integrated non- repeatability error #### Capacity Inaccurate The LMD is susceptible to error on initialization or if no updates occur. On initialization, the LMD value includes the error between the programmed full capacity and the actual capacity. This error is present until a valid discharge occurs and LMD is updated (see the DCR description on page 7). The other cause of LMD error is battery wear-out. As the battery ages, the measured capacity must be adjusted to account for changes in actual battery capacity. A Capacity Inaccurate counter (CPI) is maintained and incremented each time a valid charge occurs (qualified by NAC; see the CPI register description) and is reset whenever LMD is updated from the DCR. The counter does not wrap around but stops counting at 255. The capacity inaccurate flag (CI) is set if LMD has not been updated following 64 valid charges. ## **Current-Sensing Error** Table 5 illustrates the current-sensing error as a function of Vsro. A digital filter eliminates charge and discharge counts to the NAC register when VsRo is between Vsro and Vsro. Measurement repeatability given similar operating conditions. ## Communicating With the bq2050 The bq2050 includes a simple single-pin (DQ plus return) serial data interface. A host processor uses the interface to access various bq2050 registers. Battery characteristics may be easily monitored by adding a single contact to the battery pack. The open-drain DQ pin on the bq2050 should be pulled up by the host system, or may be left floating if the serial interface is not used. The interface uses a command-based protocol, where the host processor sends an eight-bit command byte to the bq2050. The command directs the bq2050 to either store the next eight bits of data received to a register specified by the command byte or output the eight bits of data specified by the command byte. The communication protocol is asynchronous return-toone. Command and data bytes consist of a stream of eight bits that have a maximum transmission rate of 333 bits/sec. The least-significant bit of a command or data byte is transmitted first. The protocol is simple enough that it can be implemented by most host processors using either polled or interrupt processing. Data input Figure 3. Typical Communication With the bq2050 June 1995 9/19 1378819 OOO3279 8T2 **II** Table 7. bq2050 Command and Status Registers | | | Loc. | Read | Contr | ol Field | | | | | | | |--------|---------------------------------------------------------|-------|-------|--------|----------|--------|--------|--------|--------|--------|--------| | Symbol | Register Name | (hex) | Write | 7(MSB) | 6 | 5 | 4 | 3 | 2 | 1 | 0(LSB) | | CMDR | Command register | 00h | Write | W/R | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | | FLGS1 | Primary status flags<br>register | 01h | Read | CHGS | BRP | n/u | CI | VDQ | n/u | EDV1 | EDVF | | TMP | Temperature register | 02h | Read | TMP3 | TMP2 | TMP1 | TMP0 | GG3 | GG2 | GG1 | GG0 | | NACH | Nominal available capacity high byte register | 03h | R/W | NACH7 | NACH6 | NACH5 | NACH4 | NACHS | NACH2 | NACH1 | NACH0 | | NACL | Nominal available capacity low byte register | 17h | Read | NACL7 | NACL6 | NACL5 | NACL4 | NACL3 | NACL2 | NACL1 | NACL0 | | BATID | Battery<br>identification<br>register | 04h | R/W | BATID7 | BATID6 | BATID5 | BATID4 | BATIDS | BATID2 | BATID1 | BATID0 | | LMD | Last measured<br>discharge register | 05h | R/W | LMD7 | LMD6 | LMD5 | LMD4 | LMD3 | LMD2 | LMD1 | LMD0 | | FLGS2 | Secondary status<br>flags register | 06h | R | n/u | DR2 | DR1 | DRO | n/u | n/u | n/u | OVLD | | PPD | Program pin pull-<br>down register | 07h | Read | n/u | n/u | PPD6 | PPD5 | PPD4 | PPD3 | PPD2 | PPD1 | | PPU | Program pin pull-up<br>register | 08h | Read | n/u | n/u | PPU6 | PPU5 | PPU4 | PPU3 | PPU2 | PPU1 | | CPI | Capacity<br>inaccurate count<br>register | 09h | Read | CPI7 | CPI6 | CPI5 | CPI4 | СРІЗ | CPI2 | CPI1 | CPI0 | | VSB | Battery voltage register | 0Bh | Read | VSB7 | VSB6 | VSB5 | VSB4 | VSB3 | VSB2 | VSB1 | VSB0 | | VTS | End-of-discharge<br>threshold select register | 0Ch | R/W | VTS7 | VTS6 | VTS5 | VTS4 | VTS3 | VTS2 | VTS1 | VTS0 | | CACH | Compensated<br>available capacity high<br>byte register | 0Dh | R | CACH7 | CACH6 | CACH5 | CACH4 | САСНЗ | CACH2 | CACH1 | CACH0 | | | Compensated<br>available capacity low<br>byte register | 0Eh | R | CACL7 | CACL6 | CACL5 | CACL4 | CACL3 | CACL2 | CACL1 | CACLO | | | Scaled available energy<br>high byte register | 0Fh | R/W | SAEH7 | SAEH6 | SAEH5 | SAEH4 | SAEH3 | SAEH2 | SAEH1 | SAEH0 | | SAEL | Scaled available energy<br>low byte register | 10h | R/W | SAEL7 | SAEL6 | SAEL5 | SAEL4 | SAEL3 | SAEL2 | SAEL1 | SAELO | Note: n/u = not used 10/19 from the bq2050 may be sampled using the pulse-width capture timers available on some microcontrollers. If a communication error occurs, e.g. toyob > 6ms, the bq2050 should be sent a BREAK to reinitiate the serial interface. A BREAK is detected when the DQ pin is driven to a logic-low state for a time, the or greater. The DQ pin should then be returned to its normal ready-high logic state for a time, the three times that the bq2050 is now ready to receive a command from the host processor. The return-to-one data bit frame consists of three distinct sections. The first section is used to start the transmission by either the host or the bq2050 taking the DQ pin to a logic-low state for a period, tSTRH,B. The next section is the actual data transmission, where the data should be valid by a period, tDSU, after the negative edge used to start communication. The data should be held for a period, tDV, to allow the host or bq2050 to sample the data bit. The final section is used to stop the transmission by returning the DQ pin to a logic-high state by at least a period, tssu, after the negative edge used to start communication. The final logic-high state should be held until a period, tsv, to allow time to ensure that the bit transmission was stopped properly. The timings for data and break communication are given in the serial communication timing specification and illustration sections. Communication with the bq2050 is always performed with the least-significant bit being transmitted first. Figure 3 on page 9 shows an example of a communication sequence to read the bq2050 NAC register. ## bq2050 Registers The bq2050 command and status registers are listed in Table 7 and described below. ## Command Register (CMDR) The write-only CMDR register is accessed when eight valid command bits have been received by the bq2050. The CMDR register contains two fields: - W/R bit - Command address The $W/\overline{R}$ bit of the command register is used to select whether the received command is for a read or a write function. The $W/\overline{R}$ values are: | | CMDR Bits | | | | | | | | | |-----|-----------|---|---|---|---|---|---|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | W/R | - | - | • | | - | - | | | | Where $W/\overline{R}$ is: - 0 The bq2050 outputs the requested register contents specified by the address portion of CMDR. - 1 The following eight bits should be written to the register specified by the address portion of CMDR. The lower seven-bit field of CMDR contains the address portion of the register to be accessed. Attempts to write to invalid addresses are ignored. | | CMDR Bits | | | | | | | | | | |---|-----------|-----|-----|-----|-----|-----|--------------|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | - | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0<br>(LSB) | | | | #### **Primary Status Flags Register (FLGS1)** The read-only FLGS1 register (address=01h) contains the primary bq2050 flags. The charge status flag (CHGS) is asserted when a valid charge rate is detected. Charge rate is deemed valid when Vsro > Vsro. A Vsro of less than Vsro or discharge activity clears CHGS. The CHGS values are: | | FLGS1 Bits | | | | | | | | | | | |------|------------|---|---|---|---|---|---|--|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | CHGS | - | - | - | - | - | - | - | | | | | Where CHGS is: - 0 Either discharge activity detected or V<sub>SRO</sub> < V<sub>SRO</sub> - $1 V_{SRO} > V_{SRQ}$ The battery replaced flag (BRP) is asserted whenever the bq2050 is reset either by application of Vcc or by a serial port command. BRP is reset when either a valid charge action increments NAC to be equal to LMD, or a valid charge action is detected after the EDV1 flag is asserted. BRP = 1 signifies that the device has been reset. The BRP values are: | | FLGS1 Bits | | | | | | | | | | |---|------------|---|---|---|---|---|---|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | - | BRP | | • | • | - | - | - | | | | June 1995 11/19 🗯 1378819 0003281 450 🖿 **2-449** #### Where BRP is: - 1 bq2050 is reset The capacity inaccurate flag (CI) is used to warn the user that the battery has been charged a substantial number of times since LMD has been updated. The CI flag is asserted on the 64th charge after the last LMD update or when the bq2050 is reset. The flag is cleared after an LMD update. #### The CI values are: | FLGS1 Bits | | | | | | | | | | |------------|---|---|----|---|---|---|---|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | - | - | - | CI | - | - | - | - | | | #### Where CI is: - When LMD is updated with a valid full discharge - 1 After the 64th valid charge action with no LMD updates or the bg2050 is reset The valid discharge flag (VDQ) is asserted when the bq2050 is discharged from NAC=LMD. The flag remains set until either LMD is updated or one of three actions that can clear VDQ occurs: - The self-discharge count register (SDCR) has exceeded the maximum acceptable value (4096 counts) for an LMD update. - A valid charge action sustained at VsRo > VsRQ for at least 256 NAC counts. - The EDV1 flag was set at a temperature below 0°C #### The VDQ values are: | | FLGS1 Bits | | | | | | | | | | |---|------------|---|---|-----|---|---|---|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | - | - | - | - | VDQ | • | - | - | | | | #### Where VDQ is: - 0 SDCR ≥ 4096, subsequent valid charge action detected, or EDV1 is asserted with the temperature less than 0°C - 1 On first discharge after NAC = LMD The first end-of-discharge warning flag (EDV1) warns the user that the battery is almost empty. The first segment pin, SEG1, is modulated at a 4Hz rate if the display is enabled once EDV1 is asserted, which should warn the user that loss of battery power is imminent. The EDV1 flag is latched until a valid charge has been detected. The EDV1 threshold is externally controlled via the VTS register (see Voltage Threshold Register on this page). #### The EDV1 values are: | | FLGS1 Bits | | | | | | | | | | |---|------------|---|---|---|---|------|---|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | - | - | - | - | - | - | EDV1 | - | | | | #### Where EDV1 is: - 0 Valid charge action detected, $V_{SB} \ge V_{TS}$ - 1 VSB < VTS providing that the discharge rate is < 2C</p> The final end-of-discharge warning flag (EDVF) flag is used to warn that battery power is at a failure condition. All segment drivers are turned off. The EDVF flag is latched until a valid charge has been detected. The EMPTY pin is also forced to a high-impedance state on assertion of EDVF. The host system may pull EMPTY high, which may be used to disable circuitry to prevent deep-discharge of the battery. The EDVF threshold is set 50mV below the EDV1 threshold. #### The EDVF values are: | | FLGS1 Bits | | | | | | | | | | |---|------------|---|---|---|---|---|------|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | - | - | - | - | - | - | EDVF | | | | #### Where EDVF is: - 0 Valid charge action detected, $V_{SB} \ge (V_{TS} 50 \text{mV})$ - V<sub>SB</sub> < (V<sub>TS</sub> 50mV) providing the discharge rate is < 2C</p> ## Temperature Register (TMP) The read-only TMP register (address=02h) contains the battery temperature. | | | TMP : | Tempera | ture Bi | ts | | | |------|------|-------|---------|---------|----|---|---| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | TMP4 | тмрз | TMP2 | TMP1 | - | - | - | - | The bq2050 contains an internal temperature sensor. The temperature is used to set charge and discharge efficiency factors as well as to adjust the self-discharge coefficient. The temperature register contents may be translated as shown in Table 7. 12/19 June 1995 1378819 0003282 397 Table 7. Temperature Register | TMP3 | TMP2 | TMP1 | TMP0 | Temperature | |------|------|------|------|-------------------| | 0 | 0 | 0 | 0 | T < -30℃ | | 0 | 0 | 0 | 1 | -30°C < T < -20°C | | 0 | 0 | 1 | 0 | -20℃ < T < -10℃ | | 0 | 0 | 1 | 1 | -10°C < T < 0°C | | 0 | 1 | 0 | 0 | 0°C < T < 10°C | | 0 | 1 | 0 | 1 | 10°C < T < 20°C | | 0 | 1 | 1 | 0 | 20°C < T < 30°C | | 0 | 1 | 1 | 1 | 30°C < T < 40°C | | 1 | 0 | 0 | 0 | 40°C < T < 50°C | | 1 | 0 | 0 | 1 | 50°C < T < 60°C | | 1 | 0 | 1 | 0 | 60°C < T < 70°C | | 1 | 0 | 1 | 1 | 70°C < T < 80°C | | 1 | 1 | 0 | 0 | T > 80°C | The bq2050 calculates the gas gauge bits, GG3-GG0 as a function of CACH and LMD. The results of the calculation give available capacity in $\frac{1}{16}$ increments from 0 to $\frac{15}{16}$ . | | TMPGG Gas Gauge Bits | | | | | | | | | | |---|----------------------|---|---|-----|-----|-----|-----|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | - | - | - | - | GG3 | GG2 | GG1 | GG0 | | | | ## Nominal Available Charge Registers (NACH/NACL) The read/write NACH high-byte register (address=03h) and the read-only NACL low-byte register (address=17h) are the main gas gauging register for the bq2050. The NAC registers are incremented during charge actions and decremented during discharge and self-discharge actions. The correction factors for charge/discharge efficiency are applied automatically to NAC. Writing to the NAC registers affects the available charge counts and, therefore, affects the bq2050 gas gauge operation. Do not write the NAC registers to a value greater than LMD. ## **Battery Identification Register (BATID)** The read/write BATID register (address=04h) is available for use by the system to determine the type of battery pack. The BATID contents are retained as long as Vcc is greater than 2V. The contents of BATID have no effect on the operation of the bq2050. There is no default setting for this register. June 1995 #### Last Measured Discharge Register (LMD) LMD is a read/write register (address=05h) that the bq2050 uses as a measured full reference. The bq2050 adjusts LMD based on the measured discharge capacity of the battery from full to empty. In this way the bq2050 updates the capacity of the battery. LMD is set to PFC during a bq2050 reset. #### Secondary Status Flags Register (FLGS2) The read-only FLGS2 register (address=06h) contains the secondary bq2010 flags. The discharge rate flags, DR2-0, are bits 6-4. | | FLGS2 Bits | | | | | | | | |---|------------|-----|-----|-----|---|---|---|---| | 7 | , | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | DR2 | DR1 | DR0 | - | - | - | | They are used to determine the current discharge regime as follows: | DR2 | DR1 | DRO | Discharge Rate | |-----|-----|-----|-----------------------| | 0 | 0 | 0 | DRATE < 0.5C | | 0 | 0 | 1 | 0.5C ≤ DRATE < 2C | | 0 | 1 | 0 | DRATE ≥ 2C (OVLD = 1) | The overload flag (OVLD) is asserted when a discharge rate in excess of 2C is detected. OVLD remains asserted as long as the condition persists and is cleared 0.5 seconds after the rate drops below 2C. The overload condition is used to stop sampling of the battery terminal characteristics for end-of-discharge determination. | | FLGS2 Bits | | | | | | | | |---|------------|---|---|---|---|---|------|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | - | - | - | - | - | OVLD | | ### Program Pin Pull-Down Register (PPD) The read-only PPD register (address=07h) contains some of the programming pin information for the bq2050. The segment drivers, SEG<sub>1-6</sub>, have a corresponding PPD register location, PPD<sub>1-6</sub>. A given location is set if a pull-down resistor has been detected on its corresponding segment driver. For example, if SEG<sub>1</sub> and SEG<sub>4</sub> have pull-down resistors, the contents of PPD are xx001001. ## Program Pin Pull-Up Register (PPU) The read-only PPU register (address=08h) contains the rest of the programming pin information for the bq2050. The segment drivers, SEG<sub>1-6</sub>, have a corresponding PPU register location, PPU<sub>1-6</sub>. A given location is set if a pull-up resistor has been detected on its corresponding segment driver. For example, if SEG<sub>3</sub> and SEG<sub>6</sub> have pull-up resistors, the contents of PPU are xx100100. 13/19 1378819 0003283 223 2-45 | | PPD/PPU Bits | | | | | | | | | | |---|--------------|------|------------------|------|------|------------------|------------------|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | - | - | PPU6 | PPU <sub>5</sub> | PPU4 | PPU3 | PPU <sub>2</sub> | PPU <sub>1</sub> | | | | | - | - | PPD6 | PPD <sub>5</sub> | PPD4 | PPD3 | PPD2 | PPD <sub>1</sub> | | | | #### Capacity Inaccurate Count Register (CPI) The read-only CPI register (address=09h) is used to indicate the number of times a battery has been charged without an LMD update. Because the capacity of a rechargeable battery varies with age and operating conditions, the bq2050 adapts to the changing capacity over time. A complete discharge from full (NAC=LMD) to empty (EDV1=1) is required to perform an LMD update assuming there have been no intervening valid charges, the temperature is greater than or equal to 0℃, and the self-discharge counter is less than 4096 counts. The CPI register is incremented every time a valid charge is detected. When NAC > 0.94 • LMD, however, the CPI register increments on the first valid charge; CPI does not increment again for a valid charge until NAC < 0.94 • LMC. This prevents continuous trickle charging from incrementing CPI if self-discharge decrements NAC. The CPI register increments to 255 without rolling over. When the contents of CPI are incremented to 64, the capacity inaccurate flag, CI, is asserted in the FLGS1 register. The CPI register is reset whenever an update of the LMD register is performed, and the CI flag is also cleared. ### **Battery Voltage Register (VSB)** The read-only battery voltage register is used to read the single-cell battery voltage on the SB pin. The VSB register (address = 0Bh) is updated approximately once per second with the present value of the battery voltage. VSB = 2.4V • (VSB/256). | | VSB Register Bits | | | | | | | | | |------|-------------------|------|------|------|------|------|------|--|--| | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | | VSB7 | VSB6 | VSB5 | VSB4 | VSB3 | VSB2 | VSB1 | VSB0 | | | ## Voltage Threshold Register (VTS) The end-of-discharge threshold voltages (EDV1 and EDVF) can be set using the VTS register (address = 0Ch). The read/write VTS register sets the EDV1 trip point. EDVF is set 50mV below EDV1. The default value in the VTS register is A2h, representing EDV1 = 1.52V and EDVF = 1.47V. EDV1 = 2.4V • (VTS/256). | VTS Register Bits | | | | | | | | | | |-------------------|-----------------------------------------|--|--|--|--|--|--|--|--| | 7 | 7 8 5 4 3 2 1 0 | | | | | | | | | | VTS7 | VTS7 VTS6 VTS5 VTS4 VTS3 VTS2 VTS1 VTS0 | | | | | | | | | ## Compensated Available Charge Registers (CACH/CACL) The read-only CACH high-byte register (address = 0Dh) and the read-only CACL low-byte register (address = 0Eh) represent the available charge compensated for discharge rate and temperature. CACH and CACL use piece-wise corrections as outlined in Tables 3A, 3B, 4A, and 4B, and will vary as conditions change. The NAC and LMD registers are not affected by the discharge rate and temperature. ## Scaled Available Energy Registers (SAEH/SAEL) The read-only SAEH high-byte register (address = 0Fh) and the read only SAEL low-byte register (address = 10h) are used to scale battery voltage and CAC to a value which can be translated to watt-hours remaining under the present conditions. SAEL and SAEH may be converted to mWh using the formula on page 7. ## **Display** The bq2050 can directly display capacity information using low-power LEDs. If LEDs are used, the program pins should be resistively tied to Vcc or Vss for a program high or program low, respectively. The bq2050 displays the battery charge state in relative mode. In relative mode, the battery charge is represented as a percentage of the LMD. Each LED segment represents 20% of the LMD. The capacity display is also adjusted for the present battery temperature. The temperature adjustment reflects the available capacity at a given temperature but does not affect the NAC register. The temperature adjustments are detailed in the CACH and CACL register descriptions. When $\overline{\rm DISP}$ is tied to Vcc, the SEG<sub>1-5</sub> outputs are inactive. When $\overline{\rm DISP}$ is left floating, the display becomes active whenever the bq2050 detects a charge in progress Vsro > Vsrq. When pulled low, the segment outputs become active for a period of four seconds, $\pm$ 0.5 seconds. The segment outputs are modulated as two banks, with segments 1, 3, and 5 alternating with segments 2 and 4. The segment outputs are modulated at approximately 100Hz with each segment bank active for 30% of the period. SEG<sub>1</sub> blinks at a 4Hz rate whenever V<sub>SB</sub> has been detected to be below $V_{\rm EDV1}$ (EDV1 = 1), indicating a low-battery condition. V<sub>SB</sub> below $V_{\rm EDVF}$ (EDVF = 1) disables the display output. #### Microregulator The bq2050 can operate directly from 1 cell. A micropower source for the bq2050 can be inexpensively built using the FET and an external resistor to accommodate a greater number of cells; see Figure 1. June 1995 15/19 1378819 0003285 OT6 ## **Absolute Maximum Ratings** | Symbol | Parameter | Minimum | Maximum | Unit | Notes | |----------------|-----------------|---------|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------| | Vcc | Relative to Vss | -0.3 | +7.0 | V | | | All other pins | Relative to Vss | -0.3 | +7.0 | v | | | REF | Relative to Vss | -0.3 | +8.5 | v | Current limited by R1 (see Figure 1) | | Vsr | Relative to Vss | -0.3 | +7.0 | v | Minimum $100\Omega$ series resistor should be used to protect SR in case of a shorted battery (see the bq2050 application note for details). | | Topr | Operating | 0 | +70 | °C | Commercial | | 2011 | temperature | -40 | +85 | °C | Industrial | Note: Permanent device damage may occur if Absolute Maximum Ratings are exceeded. Functional operation should be limited to the Recommended DC Operating Conditions detailed in this data sheet. Exposure to conditions beyond the operational limits for extended periods of time may affect device reliability. ### DC Voltage Thresholds (TA = TOPR; V = 3.0 to 6.5V) | Symbol | Parameter | Minimum | Typical | Maximum | Unit | Notes | |-------------------|-----------------------------|---------|---------|---------|------|----------------------------------------------| | V <sub>EDVF</sub> | Final empty warning | 1.45 | 1.47 | 1.49 | V | SB | | V <sub>EDV1</sub> | First empty warning | 1.50 | 1.52 | 1.55 | V | SB | | Vsro | SR sense range | -300 | - | +2000 | mV | SR, V <sub>SR</sub> + V <sub>OS</sub> | | Vsrq | Valid charge | 210 | - | • | μV | V <sub>SR</sub> + V <sub>OS</sub> (see note) | | V <sub>SRD</sub> | Valid discharge | - | - | -200 | μV | V <sub>SR</sub> + V <sub>OS</sub> (see note) | | V <sub>MC</sub> V | Maximum single-cell voltage | 2.20 | 2.25 | 2.30 | v | SB | Note: Vos is affected by PC board layout. Proper layout guidelines should be followed for optimal performance. 16/19 ## DC Electrical Characteristics (TA - TOPR) | Symbol | Parameter | Minimum | Typical | Maximum | Unit | Notes | |-----------------|------------------------------------------------------------|-----------|---------|-----------|------|----------------------------------------------------------------------------------------------| | Vcc | Supply voltage | 2.5 | 4.25 | 6.5 | v | Vcc excursion from < 2.0V<br>to ≥ 3.0V initializes the unit. | | Vref | Reference at 25°C | 5.7 | 6.0 | 6.3 | v | I <sub>REF</sub> = 5µA | | | Reference at -40°C to +85°C | 4.5 | • | 7.5 | V | I <sub>REF</sub> = 5µA | | RREF | Reference input impedance | 2.0 | 5.0 | • | ΜΩ | V <sub>REF</sub> = 3V | | | | • | 90 | 135 | μA | V <sub>CC</sub> = 3.0V, DQ = 0 | | Icc | Normal operation | . • | 120 | 180 | μA | $V_{CC} = 4.25V, DQ = 0$ | | | | - | 170 | 250 | μA | $V_{CC} = 6.5V, DQ = 0$ | | VsB | Battery input | 0 | - | Vcc | V | | | RSBmax | SB input impedance | 10 | • | - | ΜΩ | 0 < V <sub>SB</sub> < V <sub>CC</sub> | | IDISP | DISP input leakage | | - | 5 | μA | $V_{DISP} = V_{SS}$ | | ILCOM | LCOM input leakage | -0.2 | - | 0.2 | μA | $\overline{\text{DISP}} = V_{CC}$ | | $R_{DQ}$ | Internal pulldown | 500 | - | - | ΚΩ | | | Vsr | Sense resistor input | -0.3 | • | 2.0 | V | V <sub>SR</sub> < V <sub>SS</sub> = discharge;<br>V <sub>SR</sub> > V <sub>SS</sub> = charge | | RsR | SR input impedance | 10 | • | - | ΜΩ | -200mV < V <sub>SR</sub> < V <sub>CC</sub> | | $V_{IH}$ | Logic input high | Vcc - 0.2 | - | • | V | PROG <sub>1</sub> -PROG <sub>6</sub> | | $V_{IL}$ | Logic input low | - | | Vss + 0.2 | v | PROG <sub>1</sub> -PROG <sub>6</sub> | | $V_{IZ}$ | Logic input Z | float | • | float | v | PROG <sub>1</sub> -PROG <sub>6</sub> | | Volsl | SEGx output low, low Vcc | • | 0.1 | - | V | Vcc = 3V, Iols ≤ 1.75mA<br>SEG <sub>1</sub> -SEG <sub>5</sub> | | Volsh | SEGx output low, high Vcc | - | 0.4 | • | V | $V_{CC} = 6.5V$ , $I_{OLS} \le 11.0mA$<br>$SEG_1-SEG_5$ | | Vohlcl | LCOM output high, low Vcc | Vcc - 0.3 | • | - | V | Vcc = 3V, IOHLCOM = -5.25mA | | Vohlch | LCOM output high, high Vcc | Vcc - 0.6 | • | • | V | Vcc = 6.5V, IOHLCOM = -33.0mA | | I <sub>IH</sub> | PROG <sub>1-6</sub> input high current | - | 1.2 | • | μA | V <sub>PROG</sub> = V <sub>CC</sub> /2 | | IIL | PROG1-6 input low current | • | 1.2 | | μA | VPROG = Vcc/2 | | Іонісом | LCOM source current | -33 | - | • | mA | At Vohlch = Vcc - 0.6V | | Iols | SEG <sub>1-5</sub> sink current | - | - | 11.0 | mA | At Volsh = 0.4V | | IoL | Open-drain sink current | • | • | 5.0 | mA | At Vol = Vss + 0.3V<br>DQ | | Vol | Open-drain output low | • | - | 0.5 | V | IoL ≤ 5mA, DQ | | VIHDQ | DQ input high | 2.5 | - | • | V | DQ | | VILDQ | DQ input low | • | - | 0.8 | V | DQ | | RPROG | Soft pull-up or pull-down resistor value (for programming) | - | - | 200 | ΚΩ | PROG <sub>1</sub> -PROG <sub>6</sub> | | RFLOAT | Float state external impedance | | 5 | - | ΜΩ | PROG1-PROG6 | Note: All voltages relative to Vss. June 1995 17/19 📘 1378819 0003287 979 📟 **2-455** ## Serial Communication Timing Specification (TA - TOPR) | Symbol | Parameter | Minimum | Typical | Maximum | Unit | Notes | |------------------|----------------------------|---------|---------|---------|------|----------| | tcych | Cycle time, host to bq2050 | 3 | - | - | ms | See note | | tcycb | Cycle time, bq2050 to host | 3 | - | 6 | ms | | | tstrh | Start hold, host to bq2050 | 5 | - | - | ns | | | tstrb | Start hold, bq2050 to host | 500 | - | • | με | | | tosu | Data setup | • | - | 750 | με | | | tDH | Data hold | 750 | - | • | μв | | | t <sub>D</sub> v | Data valid | 1.50 | • | - | ms | | | tssu | Stop setup | • | • | 2.25 | ms | | | tsH | Stop hold | 700 | • | - | με | | | tsv | Stop valid | 2.95 | - | - | ms | | | tB | Break | 3 | • | - | ms | | | tBR | Break recovery | 1 | • | - | ms | · | Note: The open-drain DQ pin should be pulled to at least Vcc by the host system for proper DQ operation. DQ may be left floating if the serial interface is not used. ## **Serial Communication Timing Illustration** 18/19 June 1995 ■ 1378819 0003288 **80**5 ■ ## **Ordering Information** <sup>\*</sup> Contact factory for availability. ## **Data Sheet Revision History** | Change No. | nge No. Page No. Description | | Nature of Change | | | | | |------------|------------------------------|-------------------------|------------------|-----------------------------------------------------------------------------------------------------|--|--|--| | 1 | 2-442 | Changed reset procedure | Was:<br>Is: | Reset by issuing command over serial port<br>Reset by removing Vcc and grounding RBI<br>for 15 sec. | | | | | 1 | 2-448, 2-452 | Deleted reset register | | | | | | Note: Change 1 = June 1995 changes from Dec. 1994. June 1995 19/19 1378819 0003289 741 2-45