SCBS663D - APRIL 1996 - REVISED SEPTEMBER 1999

- State-of-the-Art *EPIC*-II*B*<sup>™</sup> BiCMOS Design Significantly Reduces Power Dissipation
- Latch-Up Performance Exceeds 500 mA Per **JESD 17**
- Typical V<sub>OLP</sub> (Output Ground Bounce) < 1 V at V<sub>CC</sub> = 5 V, T<sub>A</sub> =  $25^{\circ}$ C
- Ioff and Power-Up 3-State Support Hot Insertion
- High-Drive Outputs (-32-mA I<sub>OH</sub>, 64-mA I<sub>OI</sub>)
- **Bus Hold on Data Inputs Eliminates the** Need for External Pullup/Pulldown Resistors
- **Package Options Include Plastic** Small-Outline (DW), Shrink Small-Outline (DB), Thin Shrink Small-Outline (PW), and Thin Very Small-Outline (DGV) Packages, Ceramic Chip Carriers (FK), Plastic (N) and Ceramic (J) DIPs, and Ceramic Flat (W) Package

#### description

These octal bus transceivers are designed for asynchronous communication between data buses. The devices transmit data from the A bus to the B bus or from the B bus to the A bus. depending on the logic level at the direction-control (DIR) input. The output-enable  $(\overline{OE})$  input can be used to disable the device so the buses are effectively isolated.

| SN54ABTH245 J OR W PACKAGE               |  |  |  |  |  |  |
|------------------------------------------|--|--|--|--|--|--|
| SN74ABTH245DB, DGV, DW, N, OR PW PACKAGE |  |  |  |  |  |  |
| (TOP VIEW)                               |  |  |  |  |  |  |

| DIR [ | 1  | $\cup_{20}$ | _<br>]Vcc |  |  |  |  |  |  |
|-------|----|-------------|-----------|--|--|--|--|--|--|
| A1 [  | 2  | 19          |           |  |  |  |  |  |  |
| A2 [  | 3  | 18          | ] B1      |  |  |  |  |  |  |
| A3 [  | 4  | 17          | ] B2      |  |  |  |  |  |  |
| A4 [  | 5  | 16          | ] B3      |  |  |  |  |  |  |
| A5 [  | 6  | 15          | ] B4      |  |  |  |  |  |  |
| A6 [  | 7  | 14          | ] B5      |  |  |  |  |  |  |
| A7 [  |    | 13          | ] B6      |  |  |  |  |  |  |
| A8 [  | 9  | 12          | ] B7      |  |  |  |  |  |  |
| GND [ | 10 | 11          | ] B8      |  |  |  |  |  |  |
|       |    |             |           |  |  |  |  |  |  |

SN54ABTH245 ... FK PACKAGE (TOP VIEW)

|                            | A2<br>DIR<br>OE                                                                                                                                                                                                                                                                                          |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                          |                                                                                                                                                                                                                                                                                                          |
| A3                         | 4 18LB1                                                                                                                                                                                                                                                                                                  |
| A3<br>A4<br>A5<br>A6<br>A7 |                                                                                                                                                                                                                                                                                                          |
| A5                         | ] 6 16 <b>[</b> B3                                                                                                                                                                                                                                                                                       |
| A6                         | 7 15 B4                                                                                                                                                                                                                                                                                                  |
| A7                         | 8 14 B5                                                                                                                                                                                                                                                                                                  |
|                            |                                                                                                                                                                                                                                                                                                          |
|                            | B<br>B<br>B<br>B<br>B<br>C<br>C<br>A<br>S<br>C<br>A<br>S<br>C<br>A<br>S<br>C<br>A<br>S<br>C<br>A<br>S<br>C<br>A<br>S<br>C<br>A<br>S<br>C<br>A<br>S<br>C<br>A<br>S<br>C<br>A<br>S<br>C<br>A<br>S<br>C<br>A<br>S<br>C<br>A<br>S<br>C<br>A<br>S<br>C<br>C<br>A<br>S<br>C<br>C<br>A<br>S<br>C<br>C<br>C<br>C |

When V<sub>CC</sub> is between 0 and 2.1 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 2.1 V, OE should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

This device is fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

The SN54ABTH245 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ABTH245 is characterized for operation from –40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC-IIB is a trademark of Texas Instruments Incorporated

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1999, Texas Instruments Incorporated

SCBS663D - APRIL 1996 - REVISED SEPTEMBER 1999

FUNCTION TABLE

| INP | UTS | OPERATION       |  |  |  |  |  |  |
|-----|-----|-----------------|--|--|--|--|--|--|
| OE  | DIR | OPERATION       |  |  |  |  |  |  |
| L   | L   | B data to A bus |  |  |  |  |  |  |
| L   | н   | A data to B bus |  |  |  |  |  |  |
| н   | Х   | Isolation       |  |  |  |  |  |  |

### logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

### logic diagram (positive logic)



**To Seven Other Channels** 



SCBS663D - APRIL 1996 - REVISED SEPTEMBER 1999

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Input voltage range, VI (except I/O ports) (see N          | -0.5 V to 7<br>Note 1) -0.5 V to 7 | 7 V |
|------------------------------------------------------------|------------------------------------|-----|
| Voltage range applied to any output in the high of         | or power-off state, VO0.5 V to 5.8 | 5 V |
| Current into any output in the low state, IO: SN5          | 54ABTH245                          | mΑ  |
| SN7                                                        | 74ABTH245 128 r                    | mΑ  |
|                                                            |                                    |     |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) |                                    | mΑ  |
| Package thermal impedance, $\theta_{JA}$ (see Note 2):     | DB package                         | /W  |
|                                                            | DGV package                        | /W  |
|                                                            | DW package 58°C                    | /W/ |
|                                                            | N package 69°C                     |     |
|                                                            | PW package 83°C                    | /W  |
|                                                            |                                    |     |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
  - 2. The package thermal impedance is calculated in accordance with JESD 51.

#### recommended operating conditions (see Note 3)

|                     |                                    | SN54ABTH245 |     | SN74AB | TH245 | UNIT |
|---------------------|------------------------------------|-------------|-----|--------|-------|------|
|                     |                                    | MIN         | MAX | MIN    | MAX   | UNIT |
| VCC                 | Supply voltage                     | 4.5         | 5.5 | 4.5    | 5.5   | V    |
| VIH                 | High-level input voltage           | 2           |     | 2      |       | V    |
| VIL                 | Low-level input voltage            |             | 0.8 |        | 0.8   | V    |
| VI                  | Input voltage                      | 0           | VCC | 0      | VCC   | V    |
| ЮН                  | High-level output current          |             | -24 |        | -32   | mA   |
| IOL                 | Low-level output current           |             | 48  |        | 64    | mA   |
| $\Delta t/\Delta v$ | Input transition rise or fall rate |             | 5   |        | 5     | ns/V |
| Δt/ΔV <sub>CC</sub> | Power-up ramp rate                 |             |     | 200    |       | μs/V |
| TA                  | Operating free-air temperature     | -55         | 125 | -40    | 85    | °C   |

NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



SCBS663D – APRIL 1996 – REVISED SEPTEMBER 1999

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                   |                                    | TECT CON                                                                                            | Т                                            | A = 25°C | ;                | SN54ABTH245 |     | SN74ABTH245 |     | UNIT |      |  |
|-------------------|------------------------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------|----------|------------------|-------------|-----|-------------|-----|------|------|--|
| PARAMETER         |                                    | TEST CONI                                                                                           | DITIONS                                      | MIN      | TYP <sup>†</sup> | MAX         | MIN | MAX         | MIN | MAX  | UNIT |  |
| VIK               | $V_{CC} = 4.5 V$ , $I_{I} = -18 m$ |                                                                                                     | I <sub>I</sub> = -18 mA                      |          |                  | -1.2        |     | -1.2        |     | -1.2 | V    |  |
|                   |                                    | V <sub>CC</sub> = 4.5 V,                                                                            | I <sub>OH</sub> = -3 mA                      | 2.5      |                  |             | 2.5 |             | 2.5 |      |      |  |
| Varia             |                                    | V <sub>CC</sub> = 5 V,                                                                              | I <sub>OH</sub> = -3 mA                      | 3        |                  |             | 3   |             | 3   |      | v    |  |
| VOH               |                                    | V <sub>CC</sub> = 4.5 V                                                                             | I <sub>OH</sub> = -24 mA                     | 2        |                  |             | 2   |             |     |      |      |  |
|                   |                                    | VCC = 4.3 V                                                                                         | I <sub>OH</sub> = -32 mA                     | 2*       |                  |             |     |             | 2   |      |      |  |
| VOL               |                                    | V <sub>CC</sub> = 4.5 V                                                                             | I <sub>OL</sub> = 48 mA                      |          |                  | 0.55        |     | 0.55        |     |      | V    |  |
| VOL               |                                    | VCC = 4.3 V                                                                                         | I <sub>OL</sub> = 64 mA                      |          |                  | 0.55*       |     |             |     | 0.55 | v    |  |
| V <sub>hys</sub>  |                                    |                                                                                                     |                                              |          | 100              |             |     |             |     |      | mV   |  |
| l <u>ı</u>        | Control<br>inputs                  | $V_{CC} = 0$ to 5.5 V,                                                                              | $V_I = V_{CC}$ or GND                        |          |                  | ±1          |     | ±1          |     | ±1   | μA   |  |
|                   | A or B ports                       | $V_{CC} = 2.1 \text{ V to } 5.5 \text{ V},$                                                         | $V_I = V_{CC} \text{ or } GND$               |          |                  | ±20         |     | ±100        |     | ±20  |      |  |
| 1.4               |                                    |                                                                                                     | V <sub>I</sub> = 0.8 V                       | 100      |                  |             | 100 |             | 100 |      | μA   |  |
| ll(hold)          | V <sub>CC</sub> = 4.5 V            | V <sub>I</sub> = 2 V                                                                                | -100                                         |          |                  | -100        |     | -100        |     | μΑ   |      |  |
| IOZPU             |                                    | $V_{CC} = 0 \text{ to } 2.1 \text{ V},$<br>$V_{O} = 0.5 \text{ V to } 2.7 \text{ V}, \overline{OP}$ | = X                                          |          |                  | ±50**       |     | ±50**       |     | ±50  | μA   |  |
| I <sub>OZPD</sub> |                                    | $V_{CC} = 2.1 \text{ V to 0},$<br>$V_{O} = 0.5 \text{ V to 2.7 V}, \overline{OI}$                   | = X                                          |          |                  | ±50**       |     | ±50**       |     | ±50  | μΑ   |  |
| loff              |                                    | $V_{CC} = 0,$                                                                                       | $V_{I} \text{ or } V_{O} \leq 4.5 \text{ V}$ |          |                  | ±100        |     |             |     | ±100 | μΑ   |  |
| ICEX              |                                    | V <sub>CC</sub> = 5.5 V,<br>V <sub>O</sub> = 5.5 V                                                  | Outputs high                                 |          |                  | 50          |     | 50          |     | 50   | μA   |  |
| 10‡               |                                    | V <sub>CC</sub> = 5.5 V,                                                                            | V <sub>O</sub> = 2.5 V                       | -50      | -140             | -180        | -50 | -180        | -50 | -180 | mA   |  |
|                   |                                    | V <sub>CC</sub> = 5.5 V,                                                                            | Outputs high                                 |          | 5                | 250         |     | 250         |     | 250  | μΑ   |  |
| ICC               | A or B ports                       | $I_{O} = 0,$                                                                                        | Outputs low                                  |          | 22               | 30          |     | 30          |     | 30   | mA   |  |
|                   |                                    | $V_{I} = V_{CC}$ or GND                                                                             | Outputs disabled                             |          | 1                | 250         |     | 250         |     | 250  | μΑ   |  |
|                   | Dete insute                        | $V_{CC} = 5.5 V$ ,<br>One input at 3.4 V,                                                           | Outputs enabled                              |          |                  | 1.5         |     | 1.5         |     | 1.5  | mA   |  |
| ∆ICC§             | Data inputs Other inputs at        |                                                                                                     | Outputs disabled                             |          |                  | 1.5         |     | 1.5         |     | 1.5  | mA   |  |
|                   | Control<br>inputs                  | $V_{CC} = 5.5$ V, One input at 3.4 V,<br>Other inputs at V <sub>CC</sub> or GND                     |                                              |          |                  | 1.5         |     | 1.5         |     | 1.5  | mA   |  |
| Ci                | Control<br>inputs                  | V <sub>I</sub> = 2.5 V or 0.5 V                                                                     |                                              |          | 4                |             |     |             |     |      | pF   |  |
| Cio               | A or B ports                       | $V_{O} = 2.5 \text{ V or } 0.5 \text{ V}$                                                           |                                              |          | 8                |             |     |             |     |      | pF   |  |

\* On products compliant to MIL-PRF-38535, this parameter does not apply.

\*\* On products compliant to MIL-PRF-38535, this parameter is not production tested.

<sup>†</sup> All typical values are at  $V_{CC} = 5$  V.

<sup>‡</sup>Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

§ This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND.



SCBS663D - APRIL 1996 - REVISED SEPTEMBER 1999

switching characteristics over recommended ranges of supply voltage and operating free-air temperature,  $C_L = 50 \text{ pF}$  (unless otherwise noted) (see Figure 1)

| PARAMETER          | FROM<br>(INPUT) |          |     |     | SN54AB | TH245 | SN74AB | UNIT |     |     |
|--------------------|-----------------|----------|-----|-----|--------|-------|--------|------|-----|-----|
|                    |                 | (001-01) | MIN | TYP | MAX    | MIN   | MAX    | MIN  | MAX |     |
| <sup>t</sup> PLH   | A an D          | B or A   | 1   | 2   | 3.2    | 0.8   | 3.8    | 1    | 3.6 | 20  |
| <sup>t</sup> PHL   | A or B          | BUIA     | 1   | 2.6 | 3.5    | 0.8   | 4.2    | 1    | 3.9 | ns  |
| <sup>t</sup> PZH   | OE              | A or B   | 2   | 3.5 | 4.5    | 1.2   | 6.2    | 2    | 5.6 | ns  |
| <sup>t</sup> PZL   | ÛE              | AUB      | 1.9 | 4   | 5.3    | 1.3   | 7      | 1.9  | 6.2 | 115 |
| <sup>t</sup> PHZ   |                 | A or B   | 2.2 | 4.4 | 5.4    | 2.2   | 6.1    | 2.2  | 5.9 | ns  |
| <sup>t</sup> PLZ   | OE              | AUB      | 1.5 | 3   | 4      | 1     | 4.9    | 1.5  | 4.5 | 115 |
| <sup>t</sup> sk(o) |                 |          |     |     | 0.5    |       |        |      | 0.5 | ns  |



SCBS663D – APRIL 1996 – REVISED SEPTEMBER 1999



#### PARAMETER MEASUREMENT INFORMATION

NOTES: A. CL includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2.5 ns. t<sub>f</sub>  $\leq$  2.5 ns.

D. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms



18-Jul-2006

#### **PACKAGING INFORMATION**

TEXAS TRUMENTS

| Orderable Device  | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|-------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| 5962-9762301Q2A   | ACTIVE                | LCCC            | FK                 | 20   | 1              | TBD                       | POST-PLATE       | N / A for Pkg Type           |
| 5962-9762301QRA   | ACTIVE                | CDIP            | J                  | 20   | 1              | TBD                       | A42 SNPB         | N / A for Pkg Type           |
| 5962-9762301QSA   | ACTIVE                | CFP             | W                  | 20   | 1              | TBD                       | A42              | N / A for Pkg Type           |
| SN74ABTH245DBLE   | OBSOLETE              | SSOP            | DB                 | 20   |                | TBD                       | Call TI          | Call TI                      |
| SN74ABTH245DBR    | ACTIVE                | SSOP            | DB                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ABTH245DBRE4  | ACTIVE                | SSOP            | DB                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ABTH245DGVR   | ACTIVE                | TVSOP           | DGV                | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ABTH245DGVRE4 | ACTIVE                | TVSOP           | DGV                | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ABTH245DW     | ACTIVE                | SOIC            | DW                 | 20   | 25             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ABTH245DWE4   | ACTIVE                | SOIC            | DW                 | 20   | 25             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ABTH245DWR    | ACTIVE                | SOIC            | DW                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ABTH245DWRE4  | ACTIVE                | SOIC            | DW                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ABTH245N      | ACTIVE                | PDIP            | Ν                  | 20   | 20             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN74ABTH245NE4    | ACTIVE                | PDIP            | Ν                  | 20   | 20             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN74ABTH245PWLE   | OBSOLETE              | TSSOP           | PW                 | 20   |                | TBD                       | Call TI          | Call TI                      |
| SN74ABTH245PWR    | ACTIVE                | TSSOP           | PW                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ABTH245PWRE4  | ACTIVE                | TSSOP           | PW                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SNJ54ABTH245FK    | ACTIVE                | LCCC            | FK                 | 20   | 1              | TBD                       | POST-PLATE       | N / A for Pkg Type           |
| SNJ54ABTH245J     | ACTIVE                | CDIP            | J                  | 20   | 1              | TBD                       | A42 SNPB         | N / A for Pkg Type           |
| SNJ54ABTH245W     | ACTIVE                | CFP             | W                  | 20   | 1              | TBD                       | A42              | N / A for Pkg Type           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame



retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

J (R-GDIP-T\*\*) 14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

W (R-GDFP-F20)

CERAMIC DUAL FLATPACK



- NOTES: A. All linear dimensions are in inches (millimeters).
  - B. This drawing is subject to change without notice.
  - C. This package can be hermetically sealed with a ceramic lid using glass frit.
  - D. Index point is provided on cap for terminal identification only.
  - E. Falls within Mil-Std 1835 GDFP2-F20



MLCC006B - OCTOBER 1996

#### FK (S-CQCC-N\*\*)

#### LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. The terminals are gold plated.
- E. Falls within JEDEC MS-004



## N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



### **MECHANICAL DATA**

PLASTIC SMALL-OUTLINE

MPDS006C - FEBRUARY 1996 - REVISED AUGUST 2000

#### DGV (R-PDSO-G\*\*)

24 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.
- D. Falls within JEDEC: 24/48 Pins MO-153

14/16/20/56 Pins – MO-194



DW (R-PDSO-G20)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-013 variation AC.



## **MECHANICAL DATA**

MSSO002E - JANUARY 1995 - REVISED DECEMBER 2001

### DB (R-PDSO-G\*\*)

PLASTIC SMALL-OUTLINE

28 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-150



### **MECHANICAL DATA**

MTSS001C - JANUARY 1995 - REVISED FEBRUARY 1999

# PW (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE

14 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-153



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products           |                        | Applications       |                           |
|--------------------|------------------------|--------------------|---------------------------|
| Amplifiers         | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters    | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface          | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic              | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt         | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers   | microcontroller.ti.com | Security           | www.ti.com/security       |
| Low Power Wireless | www.ti.com/lpw         | Telephony          | www.ti.com/telephony      |
|                    |                        | Video & Imaging    | www.ti.com/video          |
|                    |                        | Wireless           | www.ti.com/wireless       |

Mailing Address:

Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2006, Texas Instruments Incorporated