











ISO7330-Q1, ISO7331-Q1

SLLSER7 - NOVEMBER 2015

# ISO733x-Q1 Robust EMC, Low Power, Triple-Channel Digital Isolators

### **Features**

- **Qualified for Automotive Applications**
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: -40°C to +125°C Ambient Operating Temperature Range
  - Device HBM Classification Level 3A
  - Device CDM Classification Level C6
- Signaling Rate: 25 Mbps
- Integrated Noise Filter on the Inputs
- Default Output High and Low Options
- Low Power Consumption: Typical I<sub>CC</sub> per Channel at 1 Mbps:
  - ISO7330-Q1: 1 mA (5-V Supplies), 0.8 mA (3.3-V Supplies)
  - ISO7331-Q1: 1.4 mA (5-V Supplies), 1 mA (3.3-V Supplies)
- Low Propagation Delay: 32 ns Typical (5-V Supplies)
- Operates from 3.3 V and 5-V Supplies
- 3.3-V and 5-V Level Translation
- 70-kV/µs Transient Immunity, Typical (5-V Supplies)
- Robust Electromagnetic Compatibility (EMC)
  - System-level ESD, EFT, and Surge Immunity
  - Low Emissions
- Wide Body SOIC-16 Package
- Isolation Barrier Life: > 25 Years
- Safety and Regulatory Approvals:
  - 4242-V<sub>PK</sub> Isolation per DIN V VDE V 0884-10 and DIN EN 61010-1
  - 3000-V<sub>RMS</sub> Isolation for 1 minute per UL 1577
  - CSA Component Acceptance Notice 5A, IEC 60950-1 and IEC 61010-1 End Equipment Standards
  - Planned CQC Certification per GB4943.1-2011

## 2 Applications

- Opto-Coupler Replacement in:
  - Industrial FieldBus
    - ProfiBus
    - ModBus
    - DeviceNet™ Data Buses
  - Servo Control Interface
  - Motor Control

- **Power Supplies**
- **Battery Packs**

# 3 Description

The ISO733x-Q1 family of devices provides galvanic isolation up to 3000  $V_{RMS}$  for 1 minute per UL 1577 and 4242  $V_{PK}$  per VDE V 0884-10. These devices have three isolated channels comprised of logic input and output buffers separated by a silicon dioxide (SiO<sub>2</sub>) insulation barrier.

The ISO7330-Q1 has all three channels in the same direction while ISO7331-Q1 has two channels in forward and one channel in reverse direction. In case of input power or signal loss, the default output is low for orderable part numbers with suffix F and high for orderable part numbers without suffix F. See the Device Functional Modes section for further details.

Used in conjunction with isolated power supplies, these devices prevent noise currents on a data bus or other circuits from entering the local ground and interfering with or damaging sensitive circuitry. The ISO733x-Q1 family of devices has integrated noise filter for harsh industrial environment where short noise pulses may be present at the device input pins. The ISO733x-Q1 family of devices has TTL input thresholds and operates from 3-V to 5.5-V supply levels. Through innovative chip design and layout techniques, electromagnetic compatibility of the ISO733x-Q1 family of devices has been significantly enhanced to enable system-level ESD, EFT, Surge and Emissions compliance.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM) |
|-------------|-----------|-----------------|
| ISO7330-Q1  | COIC (46) | 10.30 mm × 7.50 |
| ISO7331-Q1  | SOIC (16) | mm              |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

### Simplified Schematic



V<sub>CCI</sub> and GNDI are supply and ground connections respectively for the input channels.

V<sub>CCO</sub> and GNDO are supply and ground connections respectively for the output.

# **Table of Contents**

| 1 | Features 1                                        |    | 8.1 Overview                         | 12 |
|---|---------------------------------------------------|----|--------------------------------------|----|
| 2 | Applications 1                                    |    | 8.2 Functional Block Diagram         | 12 |
| 3 | Description 1                                     |    | 8.3 Feature Description              | 13 |
| 4 | Revision History2                                 |    | 8.4 Device Functional Modes          | 16 |
| 5 | Pin Configuration and Functions                   | 9  | Application and Implementation       | 17 |
| 6 | Specifications                                    |    | 9.1 Application Information          | 17 |
| U | 6.1 Absolute Maximum Ratings                      |    | 9.2 Typical Application              | 17 |
|   | 6.2 ESD Ratings                                   | 10 | Power Supply Recommendations         | 19 |
|   | 6.3 Recommended Operating Conditions              | 11 | Layout                               | 20 |
|   | 6.4 Thermal Information                           |    | 11.1 Layout Guidelines               |    |
|   | 6.5 Electrical Characteristics—5-V Supply         |    | 11.2 Layout Example                  |    |
|   | 6.6 Supply Current Characteristics—5-V Supply     | 12 | Device and Documentation Support     | 21 |
|   | 6.7 Electrical Characteristics—3-V Supply         |    | 12.1 Documentation Support           |    |
|   | 6.8 Supply Current Characteristics—3.3-V Supply 6 |    | 12.2 Related Links                   |    |
|   | 6.9 Power Dissipation Characteristics             |    | 12.3 Community Resource              |    |
|   | 6.10 Switching Characteristics—5-V Supply         |    | 12.4 Trademarks                      |    |
|   | 6.11 Switching Characteristics—3.3-V Supply       |    | 12.5 Electrostatic Discharge Caution |    |
|   | 6.12 Typical Characteristics                      |    | 12.6 Glossary                        |    |
| 7 | Parameter Measurement Information                 | 13 | Mechanical, Packaging, and Orderable |    |
|   |                                                   |    | Information                          | 22 |
| 8 | Detailed Description 12                           |    |                                      |    |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE          | REVISION | NOTES            |
|---------------|----------|------------------|
| November 2015 | *        | Initial release. |

Submit Documentation Feedback



INC □

NC □

NCⅢ

GND1 □ 8

6

# 5 Pin Configuration and Functions

#### 

□ OUTC

ightharpoons NC

□ EN

9 🗀 GND2

11

10

ISO7330-Q1 DW Package

# 



ISO7331-Q1 DW Package

### **Pin Functions**

|                  | PIN        |            |              |                                                                                                              |  |  |
|------------------|------------|------------|--------------|--------------------------------------------------------------------------------------------------------------|--|--|
| NAME             | N          | 0.         | I/O          | DESCRIPTION                                                                                                  |  |  |
| NAME             | ISO7330-Q1 | ISO7331-Q1 |              |                                                                                                              |  |  |
| EN               | 10         | _          | 1            | Output enable. OUTA, OUTB, and OUTC are enabled when EN is high or disconnected and disabled when EN is low. |  |  |
| EN1              | _          | 7          | 1            | Output enable 1. OUTC is enabled when EN1 is high or disconnected and disabled when EN1 is low.              |  |  |
| EN2              | _          | 10         | 1            | Output enable 2. OUTA and OUTB are enabled when EN2 is high or disconnected and disabled when EN2 is low.    |  |  |
| GND1             | 2          | 2          |              | Ground connection for V <sub>CC1</sub>                                                                       |  |  |
| GNDT             | 8          | 8          |              | Ground connection for V <sub>CC1</sub>                                                                       |  |  |
| GND2             | 9          | 9          | _            | Ground connection for V <sub>CC2</sub>                                                                       |  |  |
| GND2             | 15         | 15         | <del>_</del> | Ground connection for VCC2                                                                                   |  |  |
| INA              | 3          | 3          | I            | Input, channel A                                                                                             |  |  |
| INB              | 4          | 4          | 1            | Input, channel B                                                                                             |  |  |
| INC              | 5          | 12         | 1            | Input, channel C                                                                                             |  |  |
|                  | 6          | 6          |              |                                                                                                              |  |  |
| NC               | 7          | 0          | _            | No Connect. These pins have no internal connection.                                                          |  |  |
|                  | 11         | 11         |              |                                                                                                              |  |  |
| OUTA             | 14         | 14         | 0            | Output, channel A                                                                                            |  |  |
| OUTB             | 13         | 13         | 0            | Output, channel B                                                                                            |  |  |
| OUTC             | 12         | 5          | 0            | Output, channel C                                                                                            |  |  |
| V <sub>CC1</sub> | 1          | 1          |              | Power supply, V <sub>CC1</sub>                                                                               |  |  |
| V <sub>CC2</sub> | 16         | 16         | _            | Power supply, V <sub>CC2</sub>                                                                               |  |  |

# TEXAS INSTRUMENTS

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                               |                                     | MIN  | MAX                                 | UNIT |
|------------------|-------------------------------|-------------------------------------|------|-------------------------------------|------|
| V <sub>CC</sub>  | Supply voltage <sup>(2)</sup> | V <sub>CC1</sub> , V <sub>CC2</sub> | -0.5 | 6                                   | V    |
|                  | Voltage (2)                   | INx, OUTx, ENx                      | -0.5 | V <sub>CC</sub> +0.5 <sup>(3)</sup> | V    |
| Io               | Output current                | •                                   |      | ±15                                 | mA   |
| TJ               | Junction temperature          |                                     |      | 150                                 | °C   |
| T <sub>stg</sub> | Storage temperature           |                                     | -65  | 150                                 | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                                            |                                                         |                                              | VALUE | UNIT |
|--------------------------------------------|---------------------------------------------------------|----------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±4000                                        | \/    |      |
|                                            | Electrostatic discharge                                 | Charged-device model (CDM), per AEC Q100-011 | ±1500 | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### 6.3 Recommended Operating Conditions

|                                     |                                     | MIN | NOM | MAX | UNIT |
|-------------------------------------|-------------------------------------|-----|-----|-----|------|
| V <sub>CC1</sub> , V <sub>CC2</sub> | Supply voltage                      | 3   |     | 5.5 | V    |
| I <sub>OH</sub>                     | High-level output current           | -4  |     |     | mA   |
| I <sub>OL</sub>                     | Low-level output current            |     |     | 4   | mA   |
| $V_{IH}$                            | High-level input voltage            | 2   |     | 5.5 | V    |
| $V_{IL}$                            | Low-level input voltage             | 0   |     | 0.8 | V    |
| t <sub>ui</sub>                     | Input pulse duration                | 40  |     |     | ns   |
| 1 / t <sub>ui</sub>                 | Signaling rate                      | 0   |     | 25  | Mbps |
| T <sub>J</sub>                      | Junction temperature <sup>(1)</sup> |     |     | 136 | °C   |
| T <sub>A</sub>                      | Ambient temperature                 | -40 | 25  | 125 | °C   |

<sup>(1)</sup> To maintain the recommended operating conditions for T<sub>J</sub>, see the *Thermal Information* table.

### 6.4 Thermal Information

|                     |                                              | ISO733x-Q1 |      |
|---------------------|----------------------------------------------|------------|------|
|                     | THERMAL METRIC <sup>(1)</sup>                | DW (SOIC)  | UNIT |
|                     |                                              | 16 PINS    | _    |
| $R_{\theta JA}$     | Junction-to-ambient thermal resistance       | 78.3       | °C/W |
| R <sub>θJCtop</sub> | Junction-to-case (top) thermal resistance    | 40.9       | °C/W |
| $R_{\theta JB}$     | Junction-to-board thermal resistance         | 42.9       | °C/W |
| ΨЈТ                 | Junction-to-top characterization parameter   | 15.3       | °C/W |
| ΨЈВ                 | Junction-to-board characterization parameter | 42.4       | °C/W |
| R <sub>0JCbot</sub> | Junction-to-case (bottom) thermal resistance | N/A        | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> All voltage values are with respect to network ground terminal and are peak voltage values.

<sup>(3)</sup> Maximum voltage must not exceed 6 V.



## 6.5 Electrical Characteristics—5-V Supply

 $V_{\text{CC1}}$  and  $V_{\text{CC2}}$  at 5 V ± 10% (over recommended operating conditions unless otherwise noted)

| PARAMETER           |                                    | TEST CONDITIONS                                         | MIN                                   | TYP | MAX | UNIT  |  |
|---------------------|------------------------------------|---------------------------------------------------------|---------------------------------------|-----|-----|-------|--|
| .,                  | High-level output voltage          | I <sub>OH</sub> = -4 mA; see Figure 11                  | V <sub>CCO</sub> <sup>(1)</sup> – 0.5 | 4.7 |     | V     |  |
| V <sub>OH</sub>     |                                    | $I_{OH} = -20 \mu A$ ; see Figure 11                    | V <sub>CCO</sub> <sup>(1)</sup> - 0.1 | 5   |     | V     |  |
|                     |                                    | I <sub>OL</sub> = 4 mA; see Figure 11                   |                                       | 0.2 | 0.4 |       |  |
| V <sub>OL</sub>     | Low-level output voltage           | I <sub>OL</sub> = 20 μA; see Figure 11                  |                                       | 0   | 0.1 | V     |  |
| V <sub>I(HYS)</sub> | Input threshold voltage hysteresis |                                                         |                                       | 480 |     | mV    |  |
| I <sub>IH</sub>     | High-level input current           | IN = V <sub>CC</sub>                                    |                                       |     | 10  | μΑ    |  |
| I <sub>IL</sub>     | Low-level input current            | IN = 0 V                                                | -10                                   |     |     | μΑ    |  |
| CMTI                | Common-mode transient immunity     | V <sub>I</sub> = V <sub>CC</sub> or 0 V; see Figure 14. | 25                                    | 70  |     | kV/µs |  |

<sup>(1)</sup>  $V_{CCO}$  is supply voltage,  $V_{CC1}$  or  $V_{CC2}$ , for the output channel being measured.

# 6.6 Supply Current Characteristics—5-V Supply

All inputs switching with square wave clock signal for dynamic  $I_{CC}$  measurement.  $V_{CC1}$  and  $V_{CC2}$  at 5 V  $\pm$  10% (over recommended operating conditions unless otherwise noted)

| PARAMETER                                  |              | TEST CONDITIONS                                          | SUPPLY<br>CURRENT | MIN TYP | MAX | UNIT |
|--------------------------------------------|--------------|----------------------------------------------------------|-------------------|---------|-----|------|
| ISO7330-Q1                                 | •            |                                                          |                   |         |     |      |
|                                            | Disable      | $V_I = V_{CC}$ or 0 V, EN = 0 V                          | I <sub>CC1</sub>  | 0.5     | 1.1 |      |
|                                            | Disable      | VI = VCC OI O V, EIN = O V                               | I <sub>CC2</sub>  | 0.4     | 0.9 |      |
|                                            | DC to 1 Mbps | DC Input: $V_i = V_{CC}$ or 0 V,                         | I <sub>CC1</sub>  | 0.5     | 1.1 |      |
| Supply current for V and V                 | DC to 1 Mbps | AC Input: $C_L = 15 \text{ pF}$                          | I <sub>CC2</sub>  | 2.6     | 4.2 | mA   |
| Supply current for $V_{CC1}$ and $V_{CC2}$ | 10 Mbps      | C - 15 pE                                                | I <sub>CC1</sub>  | 1.1     | 1.9 | MA   |
|                                            | 10 Mbps      | $C_L = 15 pF$                                            | I <sub>CC2</sub>  | 4.3     | 6   |      |
|                                            | 25 Mbps      | C <sub>L</sub> = 15 pF                                   | I <sub>CC1</sub>  | 2.1     | 3.3 |      |
|                                            | 25 Mbps      |                                                          | I <sub>CC2</sub>  | 7       | 9.3 |      |
| ISO7331-Q1                                 |              |                                                          |                   |         |     |      |
|                                            | Disable      | V <sub>I</sub> = V <sub>CC</sub> or 0 V, EN1 = EN2 = 0 V | I <sub>CC1</sub>  | 0.7     | 1.6 |      |
|                                            | Disable      |                                                          | I <sub>CC2</sub>  | 0.7     | 1.3 |      |
|                                            | DC to 1 Mbps | DC Input: $V_I = V_{CC}$ or 0 V,                         | I <sub>CC1</sub>  | 1.8     | 3   |      |
| Supply current for V and V                 | DC to 1 Mbps | AC Input: C <sub>L</sub> = 15 pF                         | I <sub>CC2</sub>  | 2.4     | 3.6 | mA   |
| Supply current for $V_{CC1}$ and $V_{CC2}$ | 10 Mhna      | C 45 pF                                                  | I <sub>CC1</sub>  | 2.8     | 4.1 | ША   |
|                                            | 10 Mbps      | $C_L = 15 \text{ pF}$                                    | I <sub>CC2</sub>  | 3.8     | 5.1 |      |
|                                            | OF Mhns      | C 45 pF                                                  | I <sub>CC1</sub>  | 4.3     | 6.2 |      |
|                                            | 25 IVIDPS    | 25 Mbps                                                  | I <sub>CC2</sub>  | 5.8     | 7.8 |      |

Copyright © 2015, Texas Instruments Incorporated

Submit Documentation Feedback

# TEXAS INSTRUMENTS

## 6.7 Electrical Characteristics—3.3-V Supply

 $V_{CC1}$  and  $V_{CC2}$  at 3.3 V  $\pm$  10% (over recommended operating conditions unless otherwise noted)

|                 | PARAMETER                          | TEST CONDITIONS                                        | MIN                       | TYP | MAX | UNIT  |
|-----------------|------------------------------------|--------------------------------------------------------|---------------------------|-----|-----|-------|
| \/              | Lligh level autout voltage         | I <sub>OH</sub> = -4 mA; see Figure 11                 | $V_{\rm CCO}^{(1)} - 0.5$ | 3   |     | V     |
| V <sub>OH</sub> | High-level output voltage          | $I_{OH} = -20 \mu A$ ; see Figure 11                   | $V_{CCO}^{(1)} - 0.1$     | 3.3 |     | V     |
| .,              | Low-level output voltage           | I <sub>OL</sub> = 4 mA; see Figure 11                  |                           | 0.2 | 0.4 | 1/    |
| V <sub>OL</sub> |                                    | I <sub>OL</sub> = 20 μA; see Figure 11                 |                           | 0   | 0.1 | V     |
| $V_{I(HYS)}$    | Input threshold voltage hysteresis |                                                        |                           | 425 |     | mV    |
| I <sub>IH</sub> | High-level input current           | IN = V <sub>CC</sub>                                   |                           |     | 10  | μΑ    |
| $I_{\text{IL}}$ | Low-level input curre              | IN = 0 V                                               | -10                       |     |     | μΑ    |
| CMTI            | Common-mode transient immunity     | V <sub>I</sub> = V <sub>CC</sub> or 0 V; see Figure 14 | 25                        | 50  |     | kV/μs |

<sup>(1)</sup>  $V_{CCO}$  is supply voltage,  $V_{CC1}$  or  $V_{CC2}$ , for the output channel being measured.

# 6.8 Supply Current Characteristics—3.3-V Supply

All inputs switching with square wave clock signal for dynamic  $I_{CC}$  measurement.  $V_{CC1}$  and  $V_{CC2}$  at 3.3 V  $\pm$  10% (over recommended operating conditions unless otherwise noted)

| PARAMETER                                  |              | TEST CONDITIONS                                   |                  | MIN TYP | MAX | UNIT |
|--------------------------------------------|--------------|---------------------------------------------------|------------------|---------|-----|------|
| ISO7330-Q1                                 |              |                                                   |                  |         | •   |      |
|                                            | Disable      | $V_I = V_{CC}$ or 0 V, EN = 0 V                   | I <sub>CC1</sub> | 0.3     | 0.6 |      |
|                                            | Disable      | V <sub>I</sub> = V <sub>CC</sub> or 0 V, EN = 0 V | I <sub>CC2</sub> | 0.3     | 0.6 |      |
|                                            | DC to 1 Mbps | DC Input: $V_I = V_{CC}$ or 0 V,                  | I <sub>CC1</sub> | 0.3     | 0.6 |      |
| Supply ourrent for V and V                 | DC to 1 Mbps | AC Input: C <sub>L</sub> = 15 pF                  | I <sub>CC2</sub> | 2       | 3.1 | mA   |
| Supply current for $V_{CC1}$ and $V_{CC2}$ | 10 Mbps      | C - 15 pE                                         | I <sub>CC1</sub> | 0.7     | 1.1 | IIIA |
|                                            | TO MIDPS     | $C_L = 15 pF$                                     | I <sub>CC2</sub> | 3.1     | 4.3 |      |
|                                            | 25 Mbps      | C <sub>L</sub> = 15 pF                            | I <sub>CC1</sub> | 1.2     | 2   |      |
|                                            | 25 Mbps      |                                                   | I <sub>CC2</sub> | 4.8     | 6.3 |      |
| ISO7331-Q1                                 |              |                                                   |                  |         |     |      |
|                                            | Disable      | $V_I = V_{CC}$ or 0 V, EN = 0 V                   | I <sub>CC1</sub> | 0.5     | 0.9 |      |
|                                            | Disable      |                                                   | I <sub>CC2</sub> | 0.5     | 0.8 | mA   |
|                                            | DC to 1 Mbps | DC Input: $V_I = V_{CC}$ or 0 V,                  | I <sub>CC1</sub> | 1.3     | 2.1 |      |
| Supply ourrent for V and V                 | DC to 1 Mbps | AC Input: C <sub>L</sub> = 15 pF                  | I <sub>CC2</sub> | 1.7     | 2.6 |      |
| Supply current for $V_{CC1}$ and $V_{CC2}$ | 10 Mbps      | C - 15 pE                                         | I <sub>CC1</sub> | 1.9     | 2.7 |      |
|                                            | 10 Mbps      | $C_L = 15 \text{ pF}$                             | I <sub>CC2</sub> | 2.6     | 3.5 |      |
|                                            | 25 Mbps      | C - 15 pE                                         | I <sub>CC1</sub> | 2.9     | 4.2 |      |
|                                            | 25 IVIDPS    | $C_L = 15 \text{ pF}$                             | I <sub>CC2</sub> | 3.9     | 5.2 |      |

### 6.9 Power Dissipation Characteristics

 $V_{CC1} = V_{CC2} = 5.5 \text{ V}$ ,  $T_J = 150 ^{\circ}\text{C}$ ,  $C_L = 15 \text{ pF}$ , Input a 12.5-MHz 50% duty cycle square wave (unless otherwise noted)

|                 | PARAMETER                                         | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-----------------|---------------------------------------------------|-----------------|-----|-----|-----|------|
| $P_D$           | Maximum Power Dissipation by ISO7330-Q1           |                 |     |     | 70  | mW   |
| P <sub>D1</sub> | Maximum Power Dissipation by Side-1 of ISO7330-Q1 |                 |     |     | 20  | mW   |
| P <sub>D2</sub> | Maximum Power Dissipation by Side-2 of ISO7330-Q1 |                 |     |     | 50  | mW   |
| P <sub>D</sub>  | Maximum Power Dissipation by ISO7331-Q1           |                 |     |     | 84  | mW   |
| P <sub>D1</sub> | Maximum Power Dissipation by Side-1 of ISO7331-Q1 |                 |     |     | 35  | mW   |
| P <sub>D2</sub> | Maximum Power Dissipation by Side-2 of ISO7331-Q1 |                 |     |     | 49  | mW   |



## 6.10 Switching Characteristics—5-V Supply

 $V_{CC1}$  and  $V_{CC2}$  at 5 V  $\pm$  10% (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETE                                                    | R                                  | TEST CONDITIONS             | MIN | TYP   | MAX                  | UNIT |
|-------------------------------------|-------------------------------------------------------------|------------------------------------|-----------------------------|-----|-------|----------------------|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                      |                                    | See Figure 11               | 20  | 32    | 58                   | ns   |
| PWD <sup>(1)</sup>                  | Pulse width distortion  t <sub>PHL</sub> - t <sub>PLH</sub> |                                    | See Figure 11               |     |       | 4                    | ns   |
| . (2)                               | Ob                                                          | 4'                                 | Same direction channels     |     |       | 2.5                  |      |
| $t_{sk(0)}^{(2)}$                   | Channel-to-channel output skew                              | time                               | Opposite direction channels |     |       | 17                   | ns   |
| $t_{sk(pp)}^{(3)}$                  | Part-to-part skew time                                      |                                    |                             |     |       | 23                   | ns   |
| t <sub>r</sub>                      | Output signal rise time                                     |                                    | See Figure 11               |     | 3     |                      | ns   |
| t <sub>f</sub>                      | Output signal fall time                                     |                                    | See Figure 11               |     | 2     |                      | ns   |
| t <sub>PHZ</sub>                    | Disable propagation delay, high-                            | o-high impedance output            | See Figure 12               |     | 7     | 12                   | ns   |
| t <sub>PLZ</sub>                    | Disable propagation delay, low-to                           | o-high impedance output            | See Figure 12               |     | 7     | 12                   | ns   |
|                                     | Enable propagation delay, high                              | ISO733xCQDWQ1 and ISO733xCQDWRQ1   |                             |     | 7     | 12                   |      |
| t <sub>PZH</sub>                    | impedance-to-high output                                    | ISO733xFCQDWQ1 and ISO733xFCQDWRQ1 | See Figure 12               |     | 11000 | 23000 <sup>(4)</sup> | ns   |
|                                     | Enable propagation delay, high                              | ISO733xCQDWQ1 and ISO733xCQDWRQ1   | Con Figure 40               |     | 11000 | 23000 <sup>(4)</sup> |      |
| t <sub>PZL</sub>                    | impedance-to-low output                                     | ISO733xFCQDWQ1 and ISO733xFCQDWRQ1 | See Figure 12               |     | 7     | 12                   | ns   |
| t <sub>fs</sub>                     | Fail-safe output delay time from                            | nput power loss                    | See Figure 13               |     | 7     |                      | μs   |

Also known as pulse skew.

## 6.11 Switching Characteristics—3.3-V Supply

 $V_{CC1}$  and  $V_{CC2}$  at 3.3 V  $\pm$  10% (over recommended operating conditions unless otherwise noted)

|                                               | PARAMETE                                                    | R                                   | TEST CONDITIONS             | MIN | TYP   | MAX                  | UNIT |
|-----------------------------------------------|-------------------------------------------------------------|-------------------------------------|-----------------------------|-----|-------|----------------------|------|
| t <sub>PLH</sub> , t <sub>PHL</sub>           | Propagation delay time                                      |                                     | See Figure 11               | 22  | 36    | 66                   | ns   |
| PWD <sup>(1)</sup>                            | Pulse width distortion  t <sub>PHL</sub> - t <sub>PLH</sub> | I                                   | See Figure 11               |     |       | 2.5                  | ns   |
| (2) Character than a harmal autout allow time |                                                             | dian -                              | Same direction channels     |     |       | 3                    |      |
| t <sub>sk(o)</sub> (2)                        | Channel-to-channel output skew                              | time                                | Opposite direction channels |     |       | 16                   | ns   |
| t <sub>sk(pp)</sub> (3)                       | Part-to-part skew time                                      |                                     |                             |     |       | 27                   | ns   |
| t <sub>r</sub>                                | Output signal rise time                                     |                                     | See Figure 11               |     | 3     |                      | ns   |
| t <sub>f</sub>                                | Output signal fall time                                     |                                     | See Figure 11               |     | 2     |                      | ns   |
| t <sub>PHZ</sub>                              | Disable propagation delay, high-                            | to-high impedance output            | See Figure 12               |     | 9     | 18                   | ns   |
| t <sub>PLZ</sub>                              | Disable propagation delay, low-to                           | o-high impedance output             | See Figure 12               |     | 9     | 18                   | ns   |
|                                               | Enable propagation delay, high                              | ISO733xCQDWQ1 and ISO733xCQDWRQ1    |                             |     | 9     | 18                   |      |
| t <sub>PZH</sub>                              | impedance-to-high output                                    | ISO733xFCQDWQ1 and ISO733xFCQDWRQ1  | See Figure 12               |     | 13000 | 24000(4)             | ns   |
|                                               | Enable propagation delay, high                              | ISO733xCQDWQ1 and<br>ISO733xCQDWRQ1 | Con Figure 40               |     | 13000 | 24000 <sup>(4)</sup> |      |
| t <sub>PZL</sub>                              | impedance-to-low output                                     | ISO733xFCQDWQ1 and ISO733xFCQDWRQ1  | See Figure 12               |     | 9     | 18                   | ns   |
| t <sub>fs</sub>                               | Fail-safe output delay time from                            | input power loss                    | See Figure 13               |     | 7     |                      | μs   |

<sup>(1)</sup> Also known as pulse skew.

<sup>(2)</sup> t<sub>sk(0)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.

<sup>(3)</sup> t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.

<sup>(4)</sup> The enable signal rate should be ≤ 43 Kbps

<sup>(2)</sup> t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.

<sup>(3)</sup>  $t_{sk(pp)}$  is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.

<sup>(4)</sup> The enable signal rate should be ≤ 41 Kbps



# 6.12 Typical Characteristics



www.ti.com

# **Typical Characteristics (continued)**



# TEXAS INSTRUMENTS

### 7 Parameter Measurement Information



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle,  $t_r \leq$  3 ns,  $t_f \leq$  3 ns,  $Z_O =$  50  $\Omega$ . At the input, a 50- $\Omega$  resistor is required to terminate the Input Generator signal. It is not needed in actual application.
- B.  $C_L = 15$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 11. Switching Characteristic Test Circuit and Voltage Waveforms



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  10 kHz, 50% duty cycle,  $t_f \leq$  3 ns,  $t_f \leq$  3 ns,  $Z_O =$  50  $\Omega$ .
- B.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 12. Enable and Disable Propagation Delay Time Test Circuit and Waveform

Submit Documentation Feedback



# **Parameter Measurement Information (continued)**



A.  $C_L = 15$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 13. Fail-Safe Output Delay-Time Test Circuit and Voltage Waveforms



A.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 14. Common-Mode Transient Immunity Test Circuit

# TEXAS INSTRUMENTS

### 8 Detailed Description

#### 8.1 Overview

The isolator in Figure 15 is based on a capacitive isolation barrier technique. The I/O channel of the device consists of two internal data channels, a high-frequency (HF) channel with a bandwidth from 100 kbps up to 25 Mbps, and a low-frequency (LF) channel covering the range from 100 kbps down to DC.

In principle, a single-ended input signal entering the HF channel is split into a differential signal via the inverter gate at the input. The following capacitor-resistor networks differentiate the signal into transient pulses, which then are converted into CMOS levels by a comparator. The transient pulses at the input of the comparator can be either above or below the common mode voltage  $V_{\text{REF}}$  depending on whether the input bit transitioned from 0 to 1 or 1 to 0. The comparator threshold is adjusted based on the expected bit transition. A decision logic (DCL) at the output of the HF channel comparator measures the durations between signal transients. If the duration between two consecutive transients exceeds a certain time limit, (as in the case of a low-frequency signal), the DCL forces the output-multiplexer to switch from the high-frequency to the low-frequency channel.

### 8.2 Functional Block Diagram



Figure 15. Conceptual Block Diagram of a Digital Capacitive Isolator

Because low-frequency input signals require the internal capacitors to assume prohibitively large values, these signals are pulse-width modulated (PWM) with the carrier frequency of an internal oscillator, thus creating a sufficiently high frequency, capable of passing the capacitive barrier. As the input is modulated, a low-pass filter (LPF) is needed to remove the high-frequency carrier from the actual data before passing it on to the output multiplexer.

2 Submit Documentation Feedback



### 8.3 Feature Description

| ORDERABLE DEVICE                   | CHANNEL DIRECTION | RATED ISOLATION                                             | MAX DATA RATE | DEFAULT OUTPUT |
|------------------------------------|-------------------|-------------------------------------------------------------|---------------|----------------|
| ISO7330CQDWQ1 and ISO7330CQDWRQ1   | 3 Forward,        | 0 Reverse                                                   |               | High           |
| ISO7330FCQDWQ1 and ISO7330FCQDWRQ1 | 0 Reverse         |                                                             | OF Miles      | Low            |
| ISO7331CQDWQ1 and ISO7331CQDWRQ1   | 2 Forward,        | 3000 V <sub>RMS</sub> / 4242 V <sub>PK</sub> <sup>(1)</sup> | 25 Mbps       | High           |
| ISO7331FCQDWQ1 and ISO7331FCQDWRQ1 | 1 Reverse         |                                                             |               | Low            |

<sup>(1)</sup> See the *Regulatory Information* section for detailed Isolation Ratings

### 8.3.1 High Voltage Feature Description

### 8.3.1.1 Package Insulation Specifications

over recommended operating conditions (unless otherwise noted)

|                 | PARAMETER                                             | TEST CONDITIONS                                                                 | MIN  | TYP               | MAX | UNIT |
|-----------------|-------------------------------------------------------|---------------------------------------------------------------------------------|------|-------------------|-----|------|
| L(I01)          | Minimum air gap (clearance)                           | Shortest terminal-to-terminal distance through air                              | 8    |                   |     | mm   |
| L(102)          | Minimum external tracking (creepage)                  | Shortest terminal-to-terminal distance across the package surface               | 8    |                   |     | mm   |
| СТІ             | Tracking resistance (comparative tracking index)      | DIN EN 60112 (VDE 0303-11); IEC 60112                                           | >400 |                   |     | V    |
| DTI             | Minimum internal gap (internal clearance)             | Distance through the insulation                                                 | 13   |                   |     | μm   |
|                 | Isolation resistance, input to                        | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C                                  |      | >10 <sup>12</sup> |     | Ω    |
| R <sub>IO</sub> | output <sup>(1)</sup>                                 | $V_{IO} = 500 \text{ V}, 100^{\circ}\text{C} \le T_{A} \le \text{max}$          |      | >10 <sup>11</sup> |     | Ω    |
| C <sub>IO</sub> | Isolation capacitance, input to output <sup>(1)</sup> | V <sub>IO</sub> = 0.4 sin (2πft), f = 1 MHz                                     |      | 2                 |     | pF   |
| C <sub>I</sub>  | Input capacitance <sup>(2)</sup>                      | $V_{I} = V_{CC}/2 + 0.4 \sin(2\pi ft), f = 1 \text{ MHz}, V_{CC} = 5 \text{ V}$ |      | 2                 |     | pF   |

<sup>(1)</sup> All pins on each side of the barrier tied together creating a two-terminal device.

### **NOTE**

Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance.

Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed circuit board are used to help increase these specifications.

<sup>(2)</sup> Measured from input pin to ground.

# 8.3.1.2 Insulation Characteristics

over recommended operating conditions (unless otherwise noted)

|                   | PARAMETER <sup>(1)</sup>                                 | TEST CONDITIONS                                                                                                                                                                                 | SPECIFICATION    | UNIT             |
|-------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|
| $V_{\text{IOWM}}$ | Maximum isolation working voltage                        |                                                                                                                                                                                                 | 1000             | V <sub>RMS</sub> |
| $V_{IORM}$        | Maximum repetitive peak voltage per DIN V VDE V 0884-10  |                                                                                                                                                                                                 | 1414             | V <sub>PK</sub>  |
|                   |                                                          | After Input/Output safety test subgroup 2/3, V <sub>PR</sub> = V <sub>IORM</sub> × 1.2, t = 10 s, Partial discharge < 5 pC                                                                      | 1697             |                  |
| $V_{PR}$          | Input-to-output test voltage per DIN V VDE V 0884-10     | Method a, After environmental tests subgroup 1, $V_{PR} = V_{IORM} \times 1.6$ , $t = 10$ s, Partial Discharge < 5 pC                                                                           | 2262             | V <sub>PK</sub>  |
|                   |                                                          | Method b1, $V_{PR} = V_{IORM} \times 1.875$ , t = 1 s (100% Production test) Partial discharge < 5 pC                                                                                           | 2651             |                  |
| V <sub>IOTM</sub> | Maximum transient overvoltage per<br>DIN V VDE V 0884-10 | V <sub>TEST</sub> = V <sub>IOTM</sub><br>t = 60 sec (qualification)<br>t= 1 sec (100% production)                                                                                               | 4242             | V <sub>PK</sub>  |
| V <sub>IOSM</sub> | Maximum surge isolation voltage per DIN V VDE V 0884-10  | Test method per IEC 60065, 1.2/50 µs waveform, V <sub>TEST</sub> = 1.3 x V <sub>IOSM</sub> = 7800 V <sub>PK</sub> (qualification)                                                               | 6000             | V <sub>PK</sub>  |
| V <sub>ISO</sub>  | Withstand isolation voltage per UL 1577                  | $ \begin{array}{c} V_{TEST} = V_{ISO} = 3000 \ V_{RMS}, \ t=60 \ sec \ (qualification) \\ V_{TEST} = 1.2 \ \times \ V_{ISO} = 3600 \ V_{RMS}, \ t=1 \ sec \ (100\% \\ production) \end{array} $ | 3000             | V <sub>RMS</sub> |
| R <sub>S</sub>    | Insulation resistance                                    | V <sub>IO</sub> = 500 V at T <sub>S</sub>                                                                                                                                                       | >10 <sup>9</sup> | Ω                |
|                   | Pollution degree                                         |                                                                                                                                                                                                 | 2                |                  |

<sup>(1)</sup> Climatic Classification 40/125/21

### Table 1. IEC 60664-1 Ratings Table

|                             | _                                           |               |
|-----------------------------|---------------------------------------------|---------------|
| PARAMETER                   | TEST CONDITIONS                             | SPECIFICATION |
| Basic isolation group       | Material group                              | II            |
|                             | Rated mains voltage ≤ 300 V <sub>RMS</sub>  | I–IV          |
| Installation classification | Rated mains voltage ≤ 600 V <sub>RMS</sub>  | I–III         |
|                             | Rated mains voltage ≤ 1000 V <sub>RMS</sub> | I–II          |

# 8.3.1.3 Regulatory Information

| VDE                                                                                                                                                                                             | CSA                                                                                                                                                                                                                                                           | UL                                                           | CQC                                                                                                      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
| Certified according to DIN V VDE<br>V 0884-10 (VDE V 0884-<br>10):2006-12 and DIN EN 61010-1<br>(VDE 0411-1):2011-07                                                                            | Approved under CSA<br>Component Acceptance Notice<br>5A, IEC 60950-1, and IEC<br>61010-1                                                                                                                                                                      | Recognized under UL 1577<br>Component Recognition<br>Program | Planned to be certified according to GB4943.1-2011                                                       |
| Basic Insulation Maximum Transient Overvoltage, 4242 V <sub>PK</sub> ; Maximum Surge Isolation Voltage, 6000 V <sub>PK</sub> ; Maximum Repetitive Peak Isolation Voltage', 1414 V <sub>PK</sub> | 800 V <sub>RMS</sub> Basic Insulation and 400 V <sub>RMS</sub> Reinforced Insulation working voltage per CSA 60950-1-07+A1+A2 and IEC 60950-1 2nd Ed.+A1+A2; 300 V <sub>RMS</sub> Basic Insulation working voltage per CSA 61010-1-12 and IEC 61010-1 3rd Ed. | Single protection, 3000 V <sub>RMS</sub> <sup>(1)</sup>      | Reinforced Insulation, Altitude ≤ 5000 m, Tropical Climate, 250 V <sub>RMS</sub> maximum working voltage |
| Certificate number: 40016131                                                                                                                                                                    | Master contract number: 220991                                                                                                                                                                                                                                | File number: E181974                                         | Certification planned                                                                                    |

<sup>(1)</sup> Production tested  $\geq$  3600 V<sub>RMS</sub> for 1 second in accordance with UL 1577.



### 8.3.1.4 Safety Limiting Values

Safety limiting intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier, potentially leading to secondary system failures.

|                | PARAMETER                       | TEST CONDITIONS                                                                                     | MIN | TYP | MAX | UNIT |
|----------------|---------------------------------|-----------------------------------------------------------------------------------------------------|-----|-----|-----|------|
|                | Safety input, output, or supply | $R_{\theta JA} = 78.3 \text{ °C/W}, V_I = 5.5 \text{ V}, T_J = 150 \text{ °C}, T_A = 25 \text{ °C}$ |     |     | 290 | m A  |
| 'S             | current                         | $R_{\theta JA} = 78.3 \text{ °C/W}, V_I = 3.6 \text{ V}, T_J = 150 \text{ °C}, T_A = 25 \text{ °C}$ |     |     | 443 | mA   |
| T <sub>S</sub> | Maximum safety temperature      |                                                                                                     |     |     | 150 | °C   |

The safety-limiting constraint is the absolute-maximum junction temperature specified in the *Absolute Maximum Ratings* table. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the *Thermal Information* table is that of a device installed on a High-K Test Board for Leaded Surface-Mount Packages. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance.



Figure 16. Thermal Derating Curve per VDE

### 8.4 Device Functional Modes

Table 2 lists the functional modes for the ISO733x-Q1 family of devices.

Table 2. Function Table (1)

| V     | V <sub>CCI</sub> V <sub>CCO</sub> INPUT |       | OUTPUT ENABLE | OUTPUT<br>(OUTx)                    |                                    |   |   |
|-------|-----------------------------------------|-------|---------------|-------------------------------------|------------------------------------|---|---|
| V CCI | <b>v</b> cco                            | (INx) | (ENx)         | ISO733xCQDWQ1 AND<br>ISO733xCQDWRQ1 | ISO733xFCQDWQ1 AND ISO733xFCQDWRQ1 |   |   |
|       |                                         | Н     | H or Open     | Н                                   | Н                                  |   |   |
| DII   | PU                                      | L     | H or Open     | L                                   | L                                  |   |   |
| PU    | PU                                      | FU    | PU            | X                                   | L                                  | Z | Z |
|       |                                         | Open  | H or Open     | H <sup>(2)</sup>                    | L <sup>(3)</sup>                   |   |   |
| PD    | PU                                      | X     | H or Open     | H <sup>(2)</sup>                    | L <sup>(3)</sup>                   |   |   |
| X     | PU                                      | X     | L             | Z                                   | Z                                  |   |   |
| Х     | PD                                      | X     | X             | Undetermined                        | Undetermined                       |   |   |

 $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$ ; PU = Powered up ( $V_{CC} \ge 3$  V); PD = Powered down ( $V_{CC} \le 2.1$  V); X = Irrelevant; H = High level; L = Low level; Open = Not connected In fail-safe condition, output defaults to high level (1)

### 8.4.1 Device I/O Schematics



Figure 17. Device I/O Schematics

In fail-safe condition, output defaults to low level



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The ISO733x-Q1 family of devices uses single-ended TTL-logic switching technology. Its supply voltage range is from 3 V to 5.5 V for both supplies,  $V_{CC1}$  and  $V_{CC2}$ . When designing with digital isolators, keep in mind that because of the single-ended design structure, digital isolators do not conform to any specific interface standard and are only intended for isolating single-ended CMOS or TTL digital signal lines. The isolator is typically placed between the data controller (that is,  $\mu$ C or UART), and a data converter or a line transceiver, regardless of the interface type or standard.

### 9.2 Typical Application

The ISO7331-Q1 device combined with Texas Instruments' Piccolo™ microcontroller, analog-to-digital receiver, transformer driver, and voltage regulator can create an isolated serial peripheral interface (SPI) as shown in Figure 18.



Multiple pins and discrete components are omitted for clarity.

Figure 18. Isolated SPI for an Analog Input Module With 16 Inputs and a Single Slave

# TEXAS INSTRUMENTS

# **Typical Application (continued)**

### 9.2.1 Design Requirements

## 9.2.1.1 Typical Supply Current Equations

For the equations in this section, the following is true:

- I<sub>CC1</sub> and I<sub>CC2</sub> are typical supply currents measured in mA
- f is the data rate measured in Mbps
- C<sub>I</sub> is the capacitive load measured in pF

### 9.2.1.1.1 ISO7330-Q1

At 
$$V_{CC1} = V_{CC2} = 5 \text{ V}$$

$$I_{CC1} = 0.46544 + (0.006455 \times f)$$

$$I_{CC2} = 2.28021 + (0.08242 \times f) + (0.006237 \times f \times C_L)$$
(2)
$$At V_{CC1} = V_{CC2} = 3.3 \text{ V}$$

$$I_{CC1} = 0.29211 + (0.03588 \times f)$$
(3)

$$I_{CC2} = 1.8414 + (0.02886 \times f) + (0.00548 \times f \times C_L)$$
(4)

### 9.2.1.1.2 ISO7321-Q1

At 
$$V_{CC1} = V_{CC2} = 5 \text{ V}$$

$$I_{CC1} = 1.661 + (0.07916 \times f) + (0.00169 \times f \times C_L)$$

$$I_{CC2} = 2.04 + (0.0778 \times f) + (0.00422 \times f \times C_L)$$
(6)

At  $V_{CC1} = V_{CC2} = 3.3 \text{ V}$ 

$$I_{CC1} = 1.2402 + (0.03127 \times f) + (0.001954 \times f \times C_L)$$
(7)
$$I_{CC2} = 1.53839 + (0.02933 \times f) + (0.0037285 \times f \times C_I)$$
(8)

### 9.2.2 Detailed Design Procedure

### 9.2.2.1 Electromagnetic Compatibility (EMC) Considerations

Many applications in harsh industrial environment are sensitive to disturbances such as electrostatic discharge (ESD), electrical fast transient (EFT), surge and electromagnetic emissions. These electromagnetic disturbances are regulated by international standards such as IEC 61000-4-x and CISPR 22. Although system-level performance and reliability depends, to a large extent, on the application board design and layout, the ISO733x-Q1 family of devices incorporates many chip-level design improvements for overall system robustness. Some of these improvements include:

- · Robust ESD protection cells for input and output signal pins and inter-chip bond pads.
- Low-resistance connectivity of ESD cells to supply and ground pins.
- Enhanced performance of high voltage isolation capacitor for better tolerance of ESD, EFT and surge events.
- Bigger on-chip decoupling capacitors to bypass undesirable high energy signals through a low impedance path.
- PMOS and NMOS devices isolated from each other by using guard rings to avoid triggering of parasitic SCRs.
- Reduced common mode currents across the isolation barrier by ensuring purely differential internal operation.

Submit Documentation Feedback



### **Typical Application (continued)**

### 9.2.3 Application Curves

The following typical eye diagrams of the ISO733x-Q1 family of devices indicate low jitter and wide open eye at the maximum data rate of 25 Mbps.



### 9.2.4 Systems Examples

Unlike optocouplers, which require external components to improve performance, provide bias, or limit current, the ISO733x-Q1 family of devices only requires two external bypass capacitors to operate.



Figure 21. Typical ISO7330-Q1 Circuit Hook-up

Figure 22. Typical ISO7331-Q1 Circuit Hook-up

# 10 Power Supply Recommendations

To help ensure reliable operation at data rates and supply voltages, a 0.1-µF bypass capacitor is recommended at the input and output supply pins (V<sub>CC1</sub> and V<sub>CC2</sub>). The capacitors should be placed as close to the supply pins as possible. If only a single primary-side power supply is available in an application, isolated power can be generated for the secondary-side with the help of a transformer driver such as Texas Instruments' SN6501-Q1. For such applications, detailed power supply design and transformer selection recommendations are available in SN6501-Q1 datasheet (SLLSEF3).

## 11 Layout

### 11.1 Layout Guidelines

A minimum of four layers is required to accomplish a low EMI PCB design (see Figure 23). Layer stacking should be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer.

- Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of their inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link.
- Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow.
- Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100 pF/in<sup>2</sup>.
- Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links
  usually have margin to tolerate discontinuities such as vias.

If an additional supply voltage plane or signal layer is needed, add a second power or ground plane system to the stack to keep it symmetrical. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly.

For detailed layout recommendations, see the application note SLLA284, Digital Isolator Design Guide.

### 11.1.1 PCB Material

For digital circuit boards operating below 150 Mbps, (or rise and fall times higher than 1 ns), and trace lengths of up to 10 inches, use standard FR-4 UL94V-0 printed circuit boards. This PCB is preferred over cheaper alternatives due to its lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and self-extinguishing flammability-characteristics.

### 11.2 Layout Example



Figure 23. Recommended Layer Stack



## 12 Device and Documentation Support

## 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

- ADS79xx-Q1 8-, 10-, and 12-Bit, 1-MSPS, 4-, 8-, 12-, and 16-Channel, Single-Ended, Micropower, Serial Interface, Analog-to-Digital Converters, SBAS652
- Digital Isolator Design Guide, SLLA284
- ISO73xx Triple/Quad Digital Isolator Evaluation Module, SLLU209
- Isolation Glossary, SLLA353
- REF50xxA-Q1 Low-Noise, Very Low Drift, Precision Voltage Reference, SBOS456
- SN6501-Q1 Transformer Driver for Isolated Power Supplies, SLLSEF3
- TPS76333-Q1 Low-Power 150-mA Low-Dropout Linear Regulators, SGLS247
- TMS320F28035 Piccolo™ Microcontrollers, SPRS584

### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 3. Related Links

| PARTS      | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS & SOFTWARE | SUPPORT & COMMUNITY |
|------------|----------------|--------------|---------------------|------------------|---------------------|
| ISO7330-Q1 | Click here     | Click here   | Click here          | Click here       | Click here          |
| ISO7331-Q1 |                |              | Click here          | Click here       | Click here          |

### 12.3 Community Resource

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 12.4 Trademarks

DeviceNet, Piccolo, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# NSTRUMENTS

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Documentation Feedback



**DW0016B** 

## PACKAGE OUTLINE



### SOIC - 2.65 mm max height



### NOTES:

- All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MO-013, variation AA.



### **EXAMPLE BOARD LAYOUT**

# **DW0016B**

SOIC - 2.65 mm max height



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

www.ti.com



### **EXAMPLE STENCIL DESIGN**

# DW0016B

SOIC - 2.65 mm max height



NOTES: (continued)

www.ti.com

<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.





13-Dec-2015

### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| ISO7330CQDWQ1    | ACTIVE     | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ISO7330CQ            | Samples |
| ISO7330CQDWRQ1   | ACTIVE     | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ISO7330CQ            | Samples |
| ISO7330FCQDWQ1   | ACTIVE     | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ISO7330FCQ           | Samples |
| ISO7330FCQDWRQ1  | ACTIVE     | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ISO7330FCQ           | Samples |
| ISO7331CQDWQ1    | ACTIVE     | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ISO7331CQ            | Samples |
| ISO7331CQDWRQ1   | ACTIVE     | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ISO7331CQ            | Samples |
| ISO7331FCQDWQ1   | ACTIVE     | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ISO7331FCQ           | Samples |
| ISO7331FCQDWRQ1  | ACTIVE     | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ISO7331FCQ           | Samples |

<sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



## PACKAGE OPTION ADDENDUM

13-Dec-2015

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 14-Dec-2015

# TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All differsions are norminal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| ISO7330CQDWRQ1               | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7330FCQDWRQ1              | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7331CQDWRQ1               | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7331FCQDWRQ1              | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

www.ti.com 14-Dec-2015



\*All dimensions are nominal

| 7 III dimensione die Nermina |              |                 |      |      |             |            |             |  |  |  |
|------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|--|--|
| Device                       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |  |  |
| ISO7330CQDWRQ1               | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |  |  |  |
| ISO7330FCQDWRQ1              | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |  |  |  |
| ISO7331CQDWRQ1               | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |  |  |  |
| ISO7331FCQDWRQ1              | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |  |  |  |

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity