- Standard '244-Type Pinout - 5-Ω Switch Connection Between Two Ports ## DB, DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) #### TTL-Compatible Input Levels #### GQN OR ZQN PACKAGE (TOP VIEW) #### terminal assignments | | 1 | 2 | 3 | 4 | |---|-----|-----|-----|-------------------| | Α | 1A1 | 1OE | VCC | 2 <mark>OE</mark> | | В | 1A2 | 2A4 | 2B4 | 1B1 | | С | 1A3 | 2B3 | 2A3 | 1B2 | | D | 1A4 | 2A2 | 2B2 | 1B3 | | Е | GND | 2B1 | 2A1 | 1B4 | #### description/ordering information #### **ORDERING INFORMATION** | TA | PACKAGE† | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | | |---------------|-----------------------|---------------|--------------------------|---------------------|--| | | QFN – RGY | Tape and reel | SN74CBT3244RGYR | CU244 | | | | | Tube | SN74CBT3244DW | 0070044 | | | | SOIC - DW | Tape and reel | SN74CBT3244DWR | CBT3244 | | | | SSOP - DB | Tape and reel | SN74CBT3244DBR | CU244 | | | 400C to 050C | SSOP (QSOP) – DBQ | Tape and reel | SN74CBT3244DBQR | CBT3244 | | | -40°C to 85°C | TOOOD DW | Tube | SN74CBT3244PW | 011044 | | | | TSSOP – PW | Tape and reel | SN74CBT3244PWR | CU244 | | | | TVSOP – DGV | Tape and reel | SN74CBT3244DGVR | CU244 | | | | VFBGA – GQN | Tono and roal | SN74CBT3244GQNR | CHOM | | | | VFBGA – ZQN (Pb-free) | | SN74CBT3244ZQNR | CU244 | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. #### description/ordering information (continued) The SN74CBT3244 provides eight bits of high-speed TTL-compatible bus switching. The SOIC, SSOP, TSSOP, and TVSOP packages provide a standard '244 device pinout. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device is organized as two 4-bit low-impedance switches with separate output-enable $(\overline{OE})$ inputs. When $\overline{OE}$ is low, the switch is on, and data can flow from port A to port B, or vice versa. When $\overline{OE}$ is high, the switch is open, and the high-impedance state exists between the two ports. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. FUNCTION TABLE (each 4-bit bus switch) | INPUT<br>OE | FUNCTION | |-------------|-----------------| | L | A port = B port | | Н | Disconnect | #### logic diagram (positive logic) Pin numbers shown are for the DB, DBQ, DGV, DW, RGY, and PW packages. #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> –0.5 V | / to 7 V | |---------------------------------------------------------------------|----------| | Input voltage range, V <sub>I</sub> (see Note 1) | / to 7 V | | Continuous channel current 1 | 28 mA | | Clamp current, $I_K$ ( $V_{I/O}$ < 0) | -50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): DB package | ′0°C/W | | (see Note 2): DBQ package | 38°C/W | | (see Note 2): DGV package9 | )2°C/W | | (see Note 2): DW package | 58°C/W | | (see Note 2): GQN/ZQN package | 78°C/W | | (see Note 2): PW package | 33°C/W | | (see Note 3): RGY package | 37°C/W | | Storage temperature range, T <sub>stg</sub> –65°C to | 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. The package thermal impedance is calculated in accordance with JESD 51-7. - 3. The package thermal impedance is calculated in accordance with JESD 51-5. #### recommended operating conditions (see Note 4) | | | MIN | MAX | UNIT | |-----------------|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | V <sub>IL</sub> | Low-level control input voltage | | 0.8 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | MIN | TYP‡ | MAX | UNIT | | |---------------------|----------------|---------------------------------------------------------------|------------------------------|----------------------------------------|------|-----|------|----| | VIK | | $V_{CC} = 4.5 \text{ V},$ | I <sub>I</sub> = -18 mA | | | | -1.2 | V | | II | | $V_{CC} = 5.5 \text{ V},$ | $V_I = 5.5 \text{ V or GND}$ | | | | ±5 | μΑ | | Icc | | $V_{CC} = 5.5 \text{ V},$ | $I_{O} = 0$ , | $V_I = V_{CC}$ or GND | | | 50 | μΑ | | Δlcc§ | Control inputs | V <sub>CC</sub> = 5.5 V, | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 3.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 3 | | pF | | C <sub>io(OFF</sub> | =) | $V_{O} = 3 \text{ V or } 0,$ | OE = VCC | | | 6 | | pF | | r <sub>on</sub> ¶ | | $V_{CC} = 4.5 \text{ V}$ $V_{I} = 0$ $V_{I} = 2.4 \text{ V},$ | ., . | I <sub>I</sub> = 64 mA | | 5 | 7 | | | | | | I <sub>I</sub> = 30 mA | | 5 | 7 | Ω | | | | | | I <sub>I</sub> = 15 mA | | 10 | 15 | ĺ | | <sup>‡</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than VCC or GND. <sup>¶</sup> Measured by the voltage drop between the A and the B terminals at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) terminals. # switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | MAX | UNIT | |------------------|-----------------|----------------|-----|------|------| | <sub>tpd</sub> † | A or B | B or A | | 0.25 | ns | | <sup>t</sup> en | ŌĒ | A or B | 1 | 8.9 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 1 | 7.4 | ns | <sup>†</sup> This propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). #### PARAMETER MEASUREMENT INFORMATION - NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{Q}$ = 50 $\Omega$ , $t_{\Gamma} \leq$ 2.5 ns, $t_{\Gamma} \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms ## GQN (R-PBGA-N20) ### PLASTIC BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MO-225 variation BC. - D. This package is tin-lead (SnPb). Refer to the 20 ZQN package (drawing 4204492) for lead-free. ## ZQN (R-PBGA-N20) ### PLASTIC BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MO-225 variation BC. - D. This package is lead-free. Refer to the 20 GQN package (drawing 4200704) for tin-lead (SnPb). #### DGV (R-PDSO-G\*\*) #### **24 PINS SHOWN** #### **PLASTIC SMALL-OUTLINE** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 ## DW (R-PDSO-G20) ### PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AC. NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - The package thermal performance may be enhanced by bonding the thermal die pad to an external thermal plane. This pad is electrically and thermally connected to the backside of the die and possibly selected ground leads. - E. Package complies to JEDEC MO-241 variation BC. #### DBQ (R-PDSO-G\*\*) #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). D. Falls within JEDEC MO-137. #### DB (R-PDSO-G\*\*) #### PLASTIC SMALL-OUTLINE #### **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-150 #### PW (R-PDSO-G\*\*) #### 14 PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2004, Texas Instruments Incorporated