# Complementary Enhancement-Mode Vertical DMOS FET Quad Array

### **Ordering Information**

|   | BV <sub>DSS</sub> / | R <sub>DS (ON)</sub> Max   | Order Number / Package |  |
|---|---------------------|----------------------------|------------------------|--|
|   | BV <sub>DGS</sub>   | $Q_1 + Q_2$ or $Q_3 + Q_4$ | SOW-20*                |  |
| ĺ | 40V                 | 3.0Ω                       | TC0604WG               |  |

<sup>\*</sup> Same as SO-20 with 300 mil wide body.

#### **Features**

- 4 independent channels
- 4 electrically isolated die
- Commercial and military versions available
- Free from secondary breakdown
- Low power drive requirement
- □ Low C<sub>ISS</sub> and fast switching speeds
- High input impedance and high gain
- Complementary N- and P-channel devices

## **Applications**

- ☐ Telecom switches
- Logic level interfaces
- Battery operated systems
- Photo voltaic drives
- Solid state relays
- ☐ Motor controls

#### **Electrical Characteristics**

Refer to TN0604WG and TP0604WG data sheet for detailed characteristics of N- and P-channel devices.

#### **Thermal Characteristics**

| Package                                                  | Plastic SO | W-20  |
|----------------------------------------------------------|------------|-------|
| 1 <sub>D</sub> continuous & I <sub>DR</sub> (single die) | N-Channel  | 1.0A  |
| ĺ                                                        | P-Channel  | -0.6A |
| I <sub>D</sub> pulsed+ & I <sub>DRM</sub> +              | N-Channel  | 4.0A  |
|                                                          | P-Channel  | -2.0A |
| Power Dissipation @ T <sub>C</sub> = 25°C <sup>‡</sup>   |            | 1.5W  |
| θ <sub>ja</sub> (°C/W)‡                                  |            | 85    |
| θ <sub>jc</sub> (°C/W)                                   |            | _     |

<sup>\*</sup> Pulse test 300 μS pulse, 2% duty cycle.

### **Advanced DMOS Technology**

These enhancement-mode (normally-off) DMOS FET arrays utilize a vertical DMOS structure and Supertex's well-proven silicon-gate manufacturing process. This combination produces devices with the power handling capabilities of bipolar transistors and with the high input impedance and positive temperature coefficient inherent in MOS devices. Characteristic of all MOS structures, these devices are free from thermal runaway and thermally-induced secondary breakdown.

Supertex quad arrays use four independent DMOS transistors. They are ideally suited to a wide range of switching and amplifying applications where high breakdown voltage, high input impedance, low input capacitance, and fast switching speeds are desired.

### **Pin Configuration**



<sup>†</sup> Total for package.