PCF8591 ## **CONTENTS** | 1 | FEATURES | |--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------| | 2 | APPLICATIONS | | 3 | GENERAL DESCRIPTION | | 4 | ORDERING INFORMATION | | 5 | BLOCK DIAGRAM | | 6 | PINNING | | 7 | FUNCTIONAL DESCRIPTION | | 7.1<br>7.2<br>7.3<br>7.4<br>7.5<br>7.6 | Addressing Control byte D/A conversion A/D conversion Reference voltage Oscillator | | 8 | CHARACTERISTICS OF THE I <sup>2</sup> C-BUS | | 8.1<br>8.2<br>8.3<br>8.4<br>8.5 | Bit transfer Start and stop conditions System configuration Acknowledge I <sup>2</sup> C-bus protocol | | 9 | LIMITING VALUES | | 10 | HANDLING | | 11 | DC CHARACTERISTICS | | 12 | D/A CHARACTERISTICS | | 13 | A/D CHARACTERISTICS | | 14 | AC CHARACTERISTICS | | 15 | APPLICATION INFORMATION | | 16 | PACKAGE OUTLINES | | 17 | SOLDERING | | 17.1<br>17.2<br>17.2.1<br>17.2.2<br>17.3<br>17.3.1<br>17.3.2 | Introduction DIP Soldering by dipping or by wave Repairing soldered joints SO Reflow soldering Wave soldering | | 17.3.3 | Repairing soldered joints | | 18 | DEFINITIONS | 1998 Jul 02 2 LIFE SUPPORT APPLICATIONS PURCHASE OF PHILIPS I2C COMPONENTS 19 20 ## 8-bit A/D and D/A converter PCF8591 ### 1 FEATURES - · Single power supply - Operating supply voltage 2.5 V to 6 V - · Low standby current - Serial input/output via I2C-bus - · Address by 3 hardware address pins - Sampling rate given by I<sup>2</sup>C-bus speed - 4 analog inputs programmable as single-ended or differential inputs - · Auto-incremented channel selection - Analog voltage range from V<sub>SS</sub> to V<sub>DD</sub> - · On-chip track and hold circuit - 8-bit successive approximation A/D conversion - · Multiplying DAC with one analog output. ## 2 APPLICATIONS - · Closed loop control systems - · Low power converter for remote data acquisition - · Battery operated equipment - Acquisition of analog values in automotive, audio and TV applications. #### 3 GENERAL DESCRIPTION The PCF8591 is a single-chip, single-supply low power 8-bit CMOS data acquisition device with four analog inputs, one analog output and a serial I<sup>2</sup>C-bus interface. Three address pins A0, A1 and A2 are used for programming the hardware address, allowing the use of up to eight devices connected to the I<sup>2</sup>C-bus without additional hardware. Address, control and data to and from the device are transferred serially via the two-line bidirectional I<sup>2</sup>C-bus. The functions of the device include analog input multiplexing, on-chip track and hold function, 8-bit analog-to-digital conversion and an 8-bit digital-to-analog conversion. The maximum conversion rate is given by the maximum speed of the I<sup>2</sup>C-bus. ### **4 ORDERING INFORMATION** | TYPE | | PACKAGE | | |----------|---------|-------------------------------------------------------------|----------| | NUMBER | VERSION | | | | PCA8591P | DIP16 | plastic dual in-line package; 16 leads (300 mil); long body | SOT38-1 | | PCA8591T | SO16 | plastic small outline package; 16 leads; body width 7.5 mm | SOT162-1 | PCF8591 ## 5 BLOCK DIAGRAM 4 1998 Jul 02 # 8-bit A/D and D/A converter PCF8591 ## 6 PINNING | SYMBOL | PIN | DESCRIPTION | | | | | | |-----------|-----|-----------------------------------------------|--|--|--|--|--| | AINO | 1 | | | | | | | | AIN1 | 2 | analog inputs | | | | | | | AIN2 | 3 | (A/D converter) | | | | | | | AIN3 | 4 | | | | | | | | A0 | 5 | | | | | | | | A1 | 6 | hardware address | | | | | | | A2 | 7 | | | | | | | | $V_{SS}$ | 8 | negative supply voltage | | | | | | | SDA | 9 | I <sup>2</sup> C-bus data input/output | | | | | | | SCL | 10 | l <sup>2</sup> C-bus clock input | | | | | | | osc | 11 | oscillator input/output | | | | | | | EXT | 12 | external/internal switch for oscillator input | | | | | | | AGND | 13 | analog ground | | | | | | | $V_{REF}$ | 14 | voltage reference input | | | | | | | AOUT | 15 | analog output (D/A converter) | | | | | | | $V_{DD}$ | 16 | positive supply voltage | | | | | | ## 8-bit A/D and D/A converter PCF8591 #### 7 FUNCTIONAL DESCRIPTION #### 7.1 Addressing Each PCF8591 device in an I<sup>2</sup>C-bus system is activated by sending a valid address to the device. The address consists of a fixed part and a programmable part. The programmable part must be set according to the address pins A0, A1 and A2. The address always has to be sent as the first byte after the start condition in the I<sup>2</sup>C-bus protocol. The last bit of the address byte is the read/write-bit which sets the direction of the following data transfer (see Figs 3, 15 and 16). ### 7.2 Control byte The second byte sent to a PCF8591 device will be stored in its control register and is required to control the device function. The upper nibble of the control register is used for enabling the analog output, and for programming the analog inputs as single-ended or differential inputs. The lower nibble selects one of the analog input channels defined by the upper nibble (see Fig.4). If the auto-increment flag is set the channel number is incremented automatically after each A/D conversion. If the auto-increment mode is desired in applications where the internal oscillator is used, the analog output enable flag in the control byte (bit 6) should be set. This allows the internal oscillator to run continuously, thereby preventing conversion errors resulting from oscillator start-up delay. The analog output enable flag may be reset at other times to reduce quiescent power consumption. The selection of a non-existing input channel results in the highest available channel number being allocated. Therefore, if the auto-increment flag is set, the next selected channel will be always channel 0. The most significant bits of both nibbles are reserved for future functions and have to be set to 0. After a Power-on reset condition all bits of the control register are reset to 0. The D/A converter and the oscillator are disabled for power saving. The analog output is switched to a high-impedance state. PCF8591 1998 Jul 02 # 8-bit A/D and D/A converter PCF8591 #### 7.3 D/A conversion The third byte sent to a PCF8591 device is stored in the DAC data register and is converted to the corresponding analog voltage using the on-chip D/A converter. This D/A converter consists of a resistor divider chain connected to the external reference voltage with 256 taps and selection switches. The tap-decoder switches one of these taps to the DAC output line (see Fig.5). The analog output voltage is buffered by an auto-zeroed unity gain amplifier. This buffer amplifier may be switched on or off by setting the analog output enable flag of the control register. In the active state the output voltage is held until a further data byte is sent. The on-chip D/A converter is also used for successive approximation A/D conversion. In order to release the DAC for an A/D conversion cycle the unity gain amplifier is equipped with a track and hold circuit. This circuit holds the output voltage while executing the A/D conversion. The output voltage supplied to the analog output AOUT is given by the formula shown in Fig.6. The waveforms of a D/A conversion sequence are shown in Fig.7. PCF8591 # 8-bit A/D and D/A converter PCF8591 #### 7.4 A/D conversion The A/D converter makes use of the successive approximation conversion technique. The on-chip D/A converter and a high-gain comparator are used temporarily during an A/D conversion cycle. An A/D conversion cycle is always started after sending a valid read mode address to a PCF8591 device. The A/D conversion cycle is triggered at the trailing edge of the acknowledge clock pulse and is executed while transmitting the result of the previous conversion (see Fig.8). Once a conversion cycle is triggered an input voltage sample of the selected channel is stored on the chip and is converted to the corresponding 8-bit binary code. Samples picked up from differential inputs are converted to an 8-bit two's complement code (see Figs 9 and 10). The conversion result is stored in the ADC data register and awaits transmission. If the auto-increment flag is set the next channel is selected. The first byte transmitted in a read cycle contains the conversion result code of the previous read cycle. After a Power-on reset condition the first byte read is a hexadecimal 80. The protocol of an I<sup>2</sup>C-bus read cycle is shown in Chapter 8, Figs 15 and 16. The maximum A/D conversion rate is given by the actual speed of the $I^2$ C-bus. # 8-bit A/D and D/A converter PCF8591 # 8-bit A/D and D/A converter PCF8591 ### 7.5 Reference voltage For the D/A and A/D conversion either a stable external voltage reference or the supply voltage has to be applied to the resistor divider chain (pins $V_{REF}$ and AGND). The AGND pin has to be connected to the system analog ground and may have a DC off-set with reference to $V_{SS}$ . A low frequency may be applied to the $V_{REF}$ and AGND pins. This allows the use of the D/A converter as a one-quadrant multiplier; see Chapter 15 and Fig.6. The A/D converter may also be used as a one or two quadrant analog divider. The analog input voltage is divided by the reference voltage. The result is converted to a binary code. In this application the user has to keep the reference voltage stable during the conversion cycle. #### 7.6 Oscillator An on-chip oscillator generates the clock signal required for the A/D conversion cycle and for refreshing the auto-zeroed buffer amplifier. When using this oscillator the EXT pin has to be connected to V<sub>SS</sub>. At the OSC pin the oscillator frequency is available. If the EXT pin is connected to $V_{DD}$ the oscillator output OSC is switched to a high-impedance state allowing the user to feed an external clock signal to OSC. ## 8-bit A/D and D/A converter PCF8591 #### 8 CHARACTERISTICS OF THE I2C-BUS The I<sup>2</sup>C-bus is for bidirectional, two-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor. Data transfer may be initiated only when the bus is not busy. #### 8.1 Bit transfer One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as a control signal. ### 8.2 Start and stop conditions Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH, is defined as the start condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH, is defined as the stop condition (P). ## 8-bit A/D and D/A converter PCF8591 ### 8.3 System configuration A device generating a message is a 'transmitter', a device receiving a message is the 'receiver'. The device that controls the message is the 'master' and the devices which are controlled by the master are the 'slaves'. ### 8.4 Acknowledge The number of data bytes transferred between the start and stop conditions from transmitter to receiver is not limited. Each data byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter whereas the master also generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse. A master receiver must signal an end of data to the transmitter by **not** generating an acknowledge on the last byte that has been clocked out of the slave. In this event the transmitter must leave the data line HIGH to enable the master to generate a stop condition. # 8-bit A/D and D/A converter PCF8591 #### 8.5 I2C-bus protocol After a start condition a valid hardware address has to be sent to a PCF8591 device. The read/write bit defines the direction of the following single or multiple byte data transfer. For the format and the timing of the start condition (S), the stop condition (P) and the acknowledge bit (A) refer to the I<sup>2</sup>C-bus characteristics. In the write mode a data transfer is terminated by sending either a stop condition or the start condition of the next data transfer. # 8-bit A/D and D/A converter PCF8591 ## 9 LIMITING VALUES In accordance with the Absolute Maximum Rating System (IEC 134). | SYMBOL | PARAMETER | MIN. | MAX. | UNIT | |-----------------------------------|--------------------------------------------|------------|-----------------------|------| | $V_{DD}$ | supply voltage (pin 16) | -0.5 | +8.0 | ٧ | | V <sub>I</sub> | input voltage (any input) | -0.5 | V <sub>DD</sub> + 0.5 | ٧ | | l <sub>l</sub> | DC input current | _ | ±10 | mA | | lo | DC output current | _ | ±20 | mA | | I <sub>DD</sub> , I <sub>SS</sub> | V <sub>DD</sub> or V <sub>SS</sub> current | _ | ±50 | mA | | P <sub>tot</sub> | total power dissipation per package | _ | 300 | mW | | Po | power dissipation per output | _ | 100 | mW | | T <sub>amb</sub> | operating ambient temperature | -40 | +85 | °C | | T <sub>stg</sub> | storage temperature | <b>–65</b> | +150 | °C | ## 10 HANDLING Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take precautions appropriate to handling MOS devices. Advice can be found in Data Handbook IC12 under "Handling MOS Devices". # 8-bit A/D and D/A converter PCF8591 ## 11 DC CHARACTERISTICS $V_{DD}$ = 2.5 V to 6 V; $V_{SS}$ = 0 V; $T_{amb}$ = -40 °C to +85 °C unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-------------------|-------------------------------|-----------------------------------------------|-----------------------|------|-----------------------|------| | Supply | | | | | | | | $V_{DD}$ | supply voltage (operating) | | 2.5 | _ | 6.0 | ٧ | | I <sub>DD</sub> | supply current | | | | | | | | standby | $V_I = V_{SS}$ or $V_{DD}$ ; no load | _ | 1 | 15 | μΑ | | | operating, AOUT off | f <sub>SCL</sub> = 100 kHz | _ | 125 | 250 | μΑ | | | operating, AOUT active | f <sub>SCL</sub> = 100 kHz | _ | 0.45 | 1.0 | mA | | $V_{POR}$ | Power-on reset level | note 1 | 0.8 | _ | 2.0 | ٧ | | Digital inp | uts/output: SCL, SDA, A0, A1, | A2 | | | | | | V <sub>IL</sub> | LOW level input voltage | | 0 | _ | $0.3 \times V_{DD}$ | V | | V <sub>IH</sub> | HIGH level input voltage | | $0.7 \times V_{DD}$ | _ | $V_{DD}$ | V | | ΙL | leakage current | | | | | | | | A0, A1, A2 | $V_I = V_{SS}$ to $V_{DD}$ | -250 | _ | +250 | nA | | | SCL, SDA | $V_I = V_{SS}$ to $V_{DD}$ | -1 | _ | +1 | μΑ | | Ci | input capacitance | | - | _ | 5 | pF | | l <sub>OL</sub> | LOW level SDA output current | V <sub>OL</sub> = 0.4 V | 3.0 | _ | _ | mA | | Reference | voltage inputs | | • | • | • | , | | $V_{REF}$ | reference voltage | V <sub>REF</sub> > V <sub>AGND</sub> ; note 2 | V <sub>SS</sub> + 1.6 | _ | $V_{DD}$ | V | | V <sub>AGND</sub> | analog ground voltage | V <sub>REF</sub> > V <sub>AGND</sub> ; note 2 | V <sub>SS</sub> | _ | V <sub>DD</sub> - 0.8 | V | | I <sub>LI</sub> | input leakage current | | -250 | _ | +250 | nA | | R <sub>REF</sub> | input resistance | pins V <sub>REF</sub> and AGND | _ | 100 | _ | kΩ | | Oscillator | : OSC, EXT | | | | | | | I <sub>LI</sub> | input leakage current | | _ | _ | 250 | nA | | fosc | oscillator frequency | | 0.75 | _ | 1.25 | MHz | ### Notes 1. The power on reset circuit resets the $I^2C$ -bus logic when $V_{DD}$ is less than $V_{POR}$ . 2. A further extension of the range is possible, if the following conditions are fulfilled: $$\frac{V_{REF} + V_{AGND}}{2} \ge 0.8V, V_{DD} - \frac{V_{REF} + V_{AGND}}{2} \ge 0.4V$$ # 8-bit A/D and D/A converter PCF8591 ## 12 D/A CHARACTERISTICS $V_{DD}$ = 5.0 V; $V_{SS}$ = 0 V; $V_{REF}$ = 5.0 V; $V_{AGND}$ = 0 V; $R_L$ = 10 k $\Omega$ ; $C_L$ = 100 pF; $T_{amb}$ = -40 °C to +85 °C unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |------------------|------------------------------|-----------------------------------------------|-----------------|------|---------------------|------| | Analog ou | itput | | • | • | | | | V <sub>OA</sub> | output voltage | no resistive load | V <sub>SS</sub> | _ | $V_{DD}$ | ٧ | | | | $R_L = 10 \text{ k}\Omega$ | V <sub>SS</sub> | _ | $0.9 \times V_{DD}$ | ٧ | | I <sub>LO</sub> | output leakage current | AOUT disabled | _ | _ | 250 | nA | | Accuracy | | | | | | | | OS <sub>e</sub> | offset error | T <sub>amb</sub> = 25 °C | _ | _ | 50 | mV | | L <sub>e</sub> | linearity error | | _ | _ | ±1.5 | LSB | | G <sub>e</sub> | gain error | no resistive load | _ | _ | 1 | % | | t <sub>DAC</sub> | settling time | to ½ LSB full scale step | _ | _ | 90 | μs | | f <sub>DAC</sub> | conversion rate | | _ | _ | 11.1 | kHz | | SNRR | supply noise rejection ratio | f = 100 Hz;<br>$V_{DDN} = 0.1 \times V_{PP}$ | - | 40 | - | dB | ## 13 A/D CHARACTERISTICS $V_{DD} = 5.0 \text{ V; } V_{SS} = 0 \text{ V; } V_{REF} = 5.0 \text{ V; } V_{AGND} = 0 \text{ V; } R_{S} = 10 \text{ k}\Omega; \\ T_{amb} = -40 \text{ °C to } +85 \text{ °C unless otherwise specified.}$ | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |------------------|--------------------------------|----------------------------------------------------------------------------|--------------------|------|--------------------|----------| | Analog in | outs | | <b>'</b> | -1 | -1 | <u>'</u> | | V <sub>IA</sub> | analog input voltage | | V <sub>SS</sub> | _ | $V_{DD}$ | ٧ | | I <sub>LIA</sub> | analog input leakage current | | - | _ | 100 | nA | | C <sub>IA</sub> | analog input capacitance | | - | 10 | _ | pF | | C <sub>ID</sub> | differential input capacitance | | - | 10 | _ | pF | | V <sub>IS</sub> | single-ended voltage | measuring range | V <sub>AGND</sub> | Ī- | V <sub>REF</sub> | ٧ | | V <sub>ID</sub> | differential voltage | measuring range;<br>V <sub>FS</sub> = V <sub>REF</sub> - V <sub>AGND</sub> | -V <sub>FS</sub> 2 | _ | +V <sub>FS</sub> 2 | V | | Accuracy | | | • | • | • | | | OS <sub>e</sub> | offset error | T <sub>amb</sub> = 25 °C | _ | _ | 20 | mV | | L <sub>e</sub> | linearity error | | _ | _ | ±1.5 | LSB | | G <sub>e</sub> | gain error | | - | _ | 1 | % | | GS <sub>e</sub> | small-signal gain error | $\Delta V_i = 16 LSB$ | - | _ | 5 | % | | CMRR | common-mode rejection ratio | | - | 60 | _ | dB | | SNRR | supply noise rejection ratio | $f = 100 \text{ Hz};$ $V_{DDN} = 0.1 \times V_{PP}$ | _ | 40 | _ | dB | | t <sub>ADC</sub> | conversion time | | _ | _ | 90 | μs | | f <sub>ADC</sub> | sampling/conversion rate | | - | _ | 11.1 | kHz | # 8-bit A/D and D/A converter PCF8591 # 8-bit A/D and D/A converter PCF8591 ## 14 AC CHARACTERISTICS All timing values are valid within the operating supply voltage and ambient temperature range and reference to $V_{IL}$ and $V_{IH}$ with an input voltage swing of $V_{SS}$ to $V_{DD}$ . | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | | | | | | | | |---------------------------|------------------------------------------------|------|------|------|------|--|--|--|--|--|--|--| | I <sup>2</sup> C-bus timi | <sup>2</sup> C-bus timing (see Fig.19; note 1) | | | | | | | | | | | | | f <sub>SCL</sub> | SCL clock frequency | _ | _ | 100 | kHz | | | | | | | | | t <sub>SP</sub> | tolerable spike width on bus | - | _ | 100 | ns | | | | | | | | | t <sub>BUF</sub> | bus free time | 4.7 | _ | _ | μs | | | | | | | | | t <sub>SU;STA</sub> | START condition set-up time | 4.7 | _ | _ | μs | | | | | | | | | t <sub>HD;STA</sub> | START condition hold time | 4.0 | _ | _ | μs | | | | | | | | | t <sub>LOW</sub> | SCL LOW time | 4.7 | _ | _ | μs | | | | | | | | | t <sub>HIGH</sub> | SCL HIGH time | 4.0 | _ | _ | μs | | | | | | | | | t <sub>r</sub> | SCL and SDA rise time | - | _ | 1.0 | μs | | | | | | | | | tf | SCL and SDA fall time | - | _ | 0.3 | μs | | | | | | | | | t <sub>SU;DAT</sub> | data set-up time | 250 | _ | _ | ns | | | | | | | | | t <sub>HD;DAT</sub> | data hold time | 0 | _ | _ | ns | | | | | | | | | t <sub>VD;DAT</sub> | SCL LOW-to-data out valid | _ | _ | 3.4 | μs | | | | | | | | | t <sub>SU;STO</sub> | STOP condition set-up time | 4.0 | _ | _ | μs | | | | | | | | ### Note 1. A detailed description of the I<sup>2</sup>C-bus specification, with applications, is given in brochure "The I<sup>2</sup>C-bus and how to use it". This brochure may be ordered using the code 9398 393 40011. # 8-bit A/D and D/A converter PCF8591 ### 15 APPLICATION INFORMATION Inputs must be connected to VSS or VDD when not in use. Analog inputs may also be connected to AGND or VREF. In order to prevent excessive ground and supply noise and to minimize cross-talk of the digital to analog signal paths the user has to design the printed-circuit board layout very carefully. Supply lines common to a PCF8591 device and noisy digital circuits and ground loops should be avoided. Decoupling capacitors (>10 $\mu$ F) are recommended for power supply and reference voltage inputs. PCF8591 ## **16 PACKAGE OUTLINES** DIP16: plastic dual in-line package; 16 leads (300 mil); long body SOT38-1 ### DIMENSIONS (inch dimensions are derived from the original mm dimensions) | ı | UNIT | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b | b <sub>1</sub> | С | D <sup>(1)</sup> | E <sup>(1)</sup> | e | e <sub>1</sub> | L | ME | Мн | w | Z <sup>(1)</sup><br>max. | |----|-------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|--------------|-------|--------------------------| | | mm | 4.7 | 0.51 | 3.7 | 1.40<br>1.14 | 0.53<br>0.38 | 0.32<br>0.23 | 21.8<br>21.4 | 6.48<br>6.20 | 2.54 | 7.62 | 3.9<br>3.4 | 8.25<br>7.80 | 9.5<br>8.3 | 0.254 | 2.2 | | iı | nches | 0.19 | 0.020 | 0.15 | 0.055<br>0.045 | 0.021<br>0.015 | 0.013<br>0.009 | 0.86<br>0.84 | 0.26<br>0.24 | 0.10 | 0.30 | 0.15<br>0.13 | 0.32<br>0.31 | 0.37<br>0.33 | 0.01 | 0.087 | #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | ENCES | EUROPEAN | ISSUE DATE | | |---------|--------|----------|-------|------------|---------------------------------|--| | VERSION | IEC | JEDEC | EIAJ | PROJECTION | ISSUE DATE | | | SOT38-1 | 050G09 | MO-001AE | | | <del>92-10-02</del><br>95-01-19 | | PCF8591 ## SO16: plastic small outline package; 16 leads; body width 7.5 mm SOT162-1 #### Note 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. | OUTLINE<br>VERSION | | REFER | EUROPEAN | ICCUE DATE | | | |--------------------|--------|----------|----------|------------|------------|----------------------------------| | | IEC | JEDEC | EIAJ | | PROJECTION | ISSUE DATE | | SOT162-1 | 075E03 | MS-013AA | | | | <del>-95-01-24</del><br>97-05-22 | ## 8-bit A/D and D/A converter PCF8591 #### 17 SOLDERING #### 17.1 Introduction There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used. This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (order code 9398 652 90011). #### 17.2 DIP ### 17.2.1 SOLDERING BY DIPPING OR BY WAVE The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds. The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature ( $T_{stg\ max}$ ). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit. ### 17.2.2 REPAIRING SOLDERED JOINTS Apply a low voltage soldering iron (less than 24 V) to the lead(s) of the package, below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 °C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400 °C, contact may be up to 5 seconds. #### 17.3 SO #### 17.3.1 REFLOW SOLDERING Reflow soldering techniques are suitable for all SO packages. Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250 °C. Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45 °C. #### 17.3.2 WAVE SOLDERING Wave soldering techniques can be used for all SO packages if the following conditions are observed: - A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used. - The longitudinal axis of the package footprint must be parallel to the solder flow. - The package footprint must incorporate solder thieves at the downstream end. During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured. Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications. ### 17.3.3 REPAIRING SOLDERED JOINTS Fix the component by first soldering two diagonally-opposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.