# PI90LV048A/PI90LVT048A # **3V LVDS Quad Flow-Through Differential Line Receivers** #### **Features** - 500 Mbps (250 MHz) switching rates - Flow-through pinout simplifies PCB layout - 150ps channel-to-channel skew (typical) - 100ps differential skew (typical) - 2.7ns maximum propagation delay - 3.3V power supply design - High impedance LVDS inputs on power down - Low Power design (40mW, 3.3V static) - Wide common-mode input voltage range: 0.2V to 2.7V - Accepts small swing (350mV typical) differential signal levels - Supports open, short and terminated input fail-safe - Low-power state when in fail-safe - Conforms to ANSI/TIA/EIA-644 Standard - Industrial temperature operating range ( $-40^{\circ}$ C to $+85^{\circ}$ C) - Available in SOIC and TSSOP package ## **Block Diagram** ## **Description** The PI90LV048A/PI90LVT048A quad flow-through differential line receivers are designed for applications requiring ultra low-power dissipation and high data rates. The device is designed to support data rates in excess of 500 Mbps (250 MHz) using Low Voltage Differential Signaling (LVDS) technology. The devices accept low-voltage (350 mV typical) differential input signals and translates them to 3V CMOS output levels. The receiver supports a 3-state function, which may be used to multiplex outputs, and also supports open, shorted and terminated (100 ohms) input fail-safe. The receiver output will be HIGH for all fail-safe conditions. PI90LVT048A features integrated parallel termination resistors (nominally 110 ohms) that eliminate the requirement for four discrete termination resistors and reduce stud length. PI90LV048A inputs are high impedance and require an external termination resistor when used in a point-to-point connection. The devices have a flow-through pinout for easy PCB layout. The EN and $\overline{\text{EN}}$ inputs are ANDed together and control the 3-state outputs. The enables are common to all four receivers. The PI90LV048A and companion LVDS line driver (eg. PI90LV047A) provide a new alternative to high-power PECL/ECL devices for high-speed point-to-point interface applications. #### **Pinout** | Dual In-Line | | | | | | | |--------------------|---|----------------|----|---------------------|--|--| | R <sub>IN1</sub> | 1 | | 16 | □ EN | | | | R <sub>IN1+</sub> | 2 | | 15 | □ R <sub>OUT1</sub> | | | | R <sub>IN2+</sub> | 3 | | 14 | ROUT2 | | | | R <sub>IN2</sub> | 4 | 16-Pin<br>L, W | 13 | □ Vcc | | | | R <sub>IN3</sub> _ | 5 | L, w | 12 | GND GND | | | | R <sub>IN3+</sub> | 6 | | 11 | ROUT3 | | | | R <sub>IN4+</sub> | 7 | | 10 | ROUT4 | | | | R <sub>IN4</sub> _ | 8 | | 9 | □ ĒN | | | | | | | | | | | #### **Truth Table** | Enables | | Inputs | Outputs | |-----------------------------------------|--|-----------------------------------------|-----------| | $\overline{\mathrm{EN}}$ | | $R_{\mathrm{IN+}} - R_{\mathrm{IN-}}$ | $R_{OUT}$ | | | | $V_{\text{ID}} \ge 0.1 \text{V}$ | Н | | H L or Open | | $V_{ID} \le -0.1V$ | L | | | | Full fail-safe OPEN/SHORT or terminated | Н | | All other combinations of ENABLE inputs | | X | Z | 1 # **Absolute Maximum Ratings** | Supply Voltage (V <sub>CC</sub> ) | 0.3V to +4V | |----------------------------------------------------|--------------------------------| | Input Voltage $(R_{IN+}-R_{IN-})$ | 0.3V to 3.9V) | | Enable Input Voltage (EN, $\overline{\text{EN}}$ ) | $-0.3V$ to $(V_{CC} + 0.3V)$ | | Output Voltage (R <sub>OUT</sub> ) | $-0.3$ V to $(V_{CC} + 0.3$ V) | | Maximum Package Power Dissipation: | +25°C | | M Package | 1000 mW | | IVI Fackage | 108811W | | MTC Package | | | <u> </u> | 866 mW | | MTC Package | | | MTC Package Derate M Package | | | Lead Temperature Range | | |------------------------------|--------| | Soldering (4 seconds) | +260°C | | Maximum Junction Temperature | +150°C | | ESD Rating <sup>(10)</sup> | | | (HBM, 1.5kW, 100pF) | .≥10kV | | (EIAJ, 0W, 200pF) | ≥1200V | # **Recommended Operating Conditions** | | IVIII | ıур | IVIAX | Units | |--------------------------------------------------|------------|------|-------|------------------------| | Supply Voltage ( $V_{CC}$ ) | +3.0 | +3.3 | +3.6 | V | | Receiver Input Voltage | <b>GND</b> | | +3.0 | V | | Operating Free Air Temperature (T <sub>A</sub> ) | -40 | +25 | +85 | $^{\circ}\!\mathrm{C}$ | # **Electrical Characteristics** Over supply voltage and operating temperature ranges, unless otherwise specified<sup>(2, 3)</sup>. | Symbol | Parameter | Test Conditions | Pin | Min. | Тур. | Max. | Units | |-------------------|----------------------------------------------|----------------------------------------------------------------------------------|--------------------|------|------|-----------------|-------| | $V_{TH}$ | Differential input high treshold | $V_{\rm CM} = +1.2 \text{V}, 0.05 \text{V}, 2.95 \text{V}^{(13)}$ | | | | +100 | mV | | $V_{TL}$ | Differential input lowtreshold | V <sub>CM</sub> = +1.2 v, 0.03 v, 2.93 v <sup>(3)</sup> | | -100 | | | IIIV | | VCMR | Common-mode voltage range | $V_{ID} = 200 \text{mV peak-to-peak}^{(5)}$ | R <sub>IN+</sub> , | 0.1 | | 2.6 | V | | | | $V_{IN} = +2.8V$ $V_{CC} = 3.6V \text{ or } 0V$ | $R_{IN-}$ | -10 | ±5 | +10 | | | $I_{IN}$ | Input Current | $V_{IN} = 0V$ $V_{CC} = 3.6 \text{ V of } 0\text{ V}$ | | -10 | ±1 | +10 | μА | | | | $V_{IN} = +3.6V V_{CC} = 0V$ | | -20 | ±1 | +20 | | | | | $I_{OH} = -0.4 \text{mA}, V_{ID} = +200 \text{mV}$ | | 2.7 | 3.3 | | V | | $V_{\mathrm{OH}}$ | Output High Voltage | $I_{\rm OH} = -0.4$ mA, Input terminated | | 2.7 | 3.3 | | | | | | $I_{\rm OH} = -0.4$ mA, Input shorted | D | 2.7 | 3.3 | | | | $V_{OL}$ | Output low voltage | $I_{OL} = 2mA$ , $V_{ID} = -200mV$ | $R_{OUT}$ | | 0.05 | 0.25 | | | Ios | Output short circuit current | Enabled, $V_{OUT} = 0V^{(11)}$ | | -15 | -47 | -100 | mA | | $I_{OZ}$ | Output 3-State current | Disabled, $V_{OUT} = 0V$ or $V_{CC}$ | | -10 | ±1 | +10 | μА | | $V_{\mathrm{IH}}$ | Input high voltage | | | 2.0 | | V <sub>CC</sub> | V | | $V_{\mathrm{IL}}$ | Input low voltage | | EN,<br>EN | GND | | 0.8 | v | | $I_{I}$ | Input current | $V_{\rm IN}$ = 0V or $V_{\rm CC}$ , Other Input = $V_{\rm CC}$ or GND | | -20 | ±5 | +20 | μА | | $V_{\rm CL}$ | Input clamp voltage | $I_{\rm CL} = -18 \text{mA}$ | | -1.5 | -0.8 | | V | | I <sub>CC</sub> | No load supply current<br>Receivers enabled | $EN=V_{CC}, One Differential Input = V_{CC}$<br>other Differential Input = $GND$ | 17 | | 9 | 15 | | | $I_{CCZ}$ | No load supply current<br>Receivers disabled | $EN=GND$ , One Differential Input = $V_{CC}$ other Differential Input = $GND$ | V <sub>CC</sub> | | 1 | 5 | mA | | R <sub>TERM</sub> | Termination input resistance (PI90LVT048A) | $V_{\rm IN} = V_{\rm CC}$ or $0$ | | 90 | 110 | 132 | Ω | | $C_{\mathrm{W}}$ | Input capacitance | | | | 5 | 10 | pF | 2 ## **Switching Characteristics** Over supply voltage and operating temperature ranges, unless otherwise specified. (2,3) | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-------------------|------------------------------------------------|---------------------------------------------|------|------|------|-------| | t <sub>PHLD</sub> | Differential Propagation Delay High to Low | $C_{\rm L} = 15 \rm pF$ | 1.2 | 2.0 | 3.2 | | | t <sub>PLHD</sub> | Differential Propagation Delay Low to High | $V_{ID} = 200 \text{mV}$<br>(Figures 1 & 2) | 1.2 | 1.9 | 3.2 | | | t <sub>SKD1</sub> | Differential Pulse Skew, tPHLD – tPLHD (6) | (Figures 1 & 2) | 0 | 0.1 | 0.4 | | | t <sub>SKD2</sub> | Channel-to-Channel Skew <sup>(7)</sup> | | 0 | 0.15 | 0.5 | | | t <sub>SKD3</sub> | Differential Part-to-Part Skew <sup>(8)</sup> | | | | 1.0 | | | t <sub>SKD4</sub> | Differential Part-to-Part Skew <sup>(9)</sup> | | | | 1.5 | *** | | t <sub>TLH</sub> | Rise Time | | | 0.5 | 1.0 | ns | | $t_{ m THL}$ | Fall Time | | | 0.35 | 1.0 | | | t <sub>PHZ</sub> | Disable Time High to Z | $R_{\rm L} = 2$ kohms, | | 8 | 14 | | | $t_{\rm PLZ}$ | Disable Time Low to Z | $C_L = 15 pF$<br>(Figures 3 & 4) | | 8 | 15 | | | t <sub>PZH</sub> | Enable Time Z to High | (1 igures 5 & 4) | | 9 | 14 | | | t <sub>PZL</sub> | Enable Time Z to Low | | | 9 | 14 | | | $f_{MAX}$ | Maximum Operating Frequency <sup>(14)</sup> | All Channels switching | | 250 | | MHz | #### Notes - 1. "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" specifies conditions of device operation. - 2. Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground unless otherwise specified. - 3. All typicals are given for: $V_{CC} = +3.3V$ , $T_A = +25$ °C. - 4. Generator waveform for all tests unless otherwise specified: f = 1 MHz, $Z_0 = 50 \text{ ohms}$ , $t_r$ and $t_f (0\% \text{ to } 100\%) \le 3 \text{ns}$ for $R_{1N}$ . - 5. The VCMR range is reduced for larger $V_{ID}$ . Example: if $V_{ID} = 400 \text{mV}$ , the VCMR is 0.2V to 2.2V. The fail-safe condition with inputs shorted is not supported over the common-mode range of 0V to 2.4V, but is supported only with inputs shorted and no external common-mode voltage applied. A $V_{ID}$ up to $V_{CC} 0V$ may be applied to the $R_{IN^+}/R_{IN^-}$ inputs with the Common-Mode voltage set to $V_{CC}/2$ . Propagation delay and Differential Pulse skew decrease when $V_{ID}$ is increased from 200mV to 400mV. Skew specifications apply for 200mV $\leq V_{ID} \leq 800 \text{mV}$ over the common-mode range. - t<sub>SKD1</sub> is the magnitude difference in differential propagation delay time between the positive going edge and the negative going edge of the same channel - t<sub>SKD2</sub>, Channel-to-Channel Skew is defined as the difference between the propagation delay of one channel and that of the others on the same chip with any event on the inputs. - 8. $t_{SKD3}$ , part to part skew, is the differential channel-to-channel skew of any event between devices. This specification applies to devices at the same $V_{CC}$ , and within 5°C of each other within the operating temperature range. - 9. t<sub>SKD4</sub>, part to part skew, is the differential channel-to-channel skew of any event between devices. This specification applies to devices over recommended operating temperature and voltage ranges, and across process distribution. t<sub>SKD4</sub> is defined as |Max–Min| differential propagation delay. - 10. ESD Ratings: HBM (1.5 kohms, 100pF) ≥10kV EIAJ (0 ohm, 200pF) ≥1200V - 11. Output short circuit current (I<sub>OS</sub>) is specified as magnitude only, minus sign indicates direction only. Only one output should be shorted at a time, do not exceed maximum junction temperature specification. - 12. C<sub>L</sub> includes probe and jig capacitance. - 13. $V_{CC}$ is always higher than $R_{IN+}$ and $R_{IN-}$ voltage. $R_{IN-}$ and $R_{IN+}$ are allowed to have a voltage range -0.2V to $V_{CC} V_{ID}/2$ . However, to be compliant with AC specifications, the common voltage range is 0.1V to 2.3V 3 14 f $_{MAX}$ generator input conditions: $t_r = t_f < 1 \text{ns}$ (0% to 100%), 50% duty cycle, differential (1.05V to 1.35V peak to peak). Output criteria: 60/40% duty cycle, $V_{OL}$ (max 0.4V), $V_{OH}$ (min 2.7V), Load = 15pF (stray plus probes). ### **Parameter Measurement Information** Figure 1. Receiver Propagation Delay and Transition Time Test Circuit Figure 2. DriverPropagation Delay & Transition Time Waveforms Figure 3. Receiver 3-State Delay Test Circuit 4 PS8608 04/10/02 ## Parameter Measurement Information (continued) Figure 4. Receiver 3-State Delay Waveforms # **Typical Application** Figure 5. Point-to-Point Application 5 # Packaging Mechanical: 16-Pin SOIC (W) Package # Packaging Mechanical: 16-Pin TSSOP (L) Package # **Ordering Information** | Ordering Code | Package Type | Operating Range | |---------------|--------------|-----------------| | PI90LV048AW | 16-Pin SOIC | | | PI90LV048AL | 16-Pin TSSOP | −40°C to 85°C | | PI90LVT048AW | 16-Pin SOIC | -40 C to 83°C | | PI90LVT048AL | 16-Pin TSSOP | | #### **Pericom Semiconductor Corporation** 2380 Bering Drive • San Jose, CA 95131 • 1-800-435-2336 • Fax (408) 435-1100 • http://www.pericom.com 6 P\$8608 04/10/02