

# **MB814400A-60/-70/-80** CMOS 1M x 4 BIT FAST PAGE MODE DRAM

DATA SHEET =

#### CMOS 1,048,576 x 4 BIT FAST PAGE MODE DYNAMIC RAM

The Fujitsu MB814400A is a fully decoded CMOS Dynamic RAM (DRAM) that contains a total of 1,048,576 memory cells in 4-bit increments. The MB814400A features a "fast page" mode of operation whereby high-speed random access of up to 1,024-bits of data within the same row can be selected. The MB814400A DRAM is ideally suited for mainframe, buffers, hand-held computers video imaging equipment, and other memory applications where very low power dissipation and high bandwidth are basic requirements of the design. Since the standby current of the MB814400A is very small, the device can be used as a non-volatile memory in equipment that uses batteries for primary and/or auxiliary power.

The MB814400A is fabricated using silicon gate CMOS and Fujitsu's advanced four-layer polysilicon process. This process, coupled with three-dimensional stacked capacitor memory cells, reduces the possibility of soft errors and extends the time interval between memory refreshes. Clock timing requirements for the MB814400A are not critical and all inputs are TTL compatible.

| Par           | ameter            | MB814400A-60             | MB814400A-70         | MB814400A-80     |                          |  |
|---------------|-------------------|--------------------------|----------------------|------------------|--------------------------|--|
| RAS Access Ti | RAS Access Time   |                          | 70ns max.            | 80ns max.        |                          |  |
| CAS Access Ti | AS Access Time    |                          | AS Access Time       |                  | 15ns max. 20ns max. 20ns |  |
| Address Acces | s Time            | 30ns max. 35ns max. 40ns |                      |                  |                          |  |
| Random Cycle  | Time              | 110ns min.               | 125ns min. 140ns mir |                  |                          |  |
| Fastpage Mode | e Cycle Time      | 40ns min.                | 45ns min.            | 45ns min.        |                          |  |
| Low Power     | Operating current | 605mW max.               | 550mW max.           | 495mW max.       |                          |  |
| Dissipation   | Standby current   | 11mW max. (TTI           | level) 5.5mW ma      | ax. (CMOS level) |                          |  |

#### **PRODUCT LINE & FEATURES**

- 1,048,576 word x 4 bit organization
- Early write or OE controlled write capability
- Silicon gate, CMOS, 3D-Stacked Capacitor Cell
- RAS only, CAS-before-RAS, or Hidden Refresh
- All input and output are TTL compatible
- Fast Mode, Read-Modify-Write capability
- On chip substrate bias generator for high performance
- 1024 refresh cycles every 16.4ms

#### **ABSOLUTE MAXIMUM RATINGS (see Note)**

| Parameter                                  | Symbol                             | Value       | Unit |
|--------------------------------------------|------------------------------------|-------------|------|
| Voltage at any pin relative to VSS         | V <sub>IN</sub> , V <sub>OUT</sub> | -1 to +7    | V    |
| Voltage of $V_{CC}$ supply relative to VSS | V <sub>CC</sub>                    | -1 to +7    | V    |
| Power Dissipation                          | PD                                 | 1.0         | W    |
| Short Circuit Output Current               |                                    | 50          | mA   |
| Storage Temperature                        | TSTG                               | -55 to +125 | °C   |

Note: Permanent device damage may occur if the above Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields. However, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit.



Figure 1. MB814400A Dynamic Ram – Block Diagram

# CAPACITANCE (T<sub>A</sub> = $25^{\circ}$ C, f = MHz)

| Parameter                            | Symbol           | Тур | Max | Unit |
|--------------------------------------|------------------|-----|-----|------|
| Input Capacitance, A0 to A10, DIN    | C <sub>IN1</sub> |     | 5   | pF   |
| Input Capacitance, RAS, CAS, WE, OE  | C <sub>IN2</sub> |     | 7   | pF   |
| Input/Output Capacitance, DQ1 to DQ4 | C <sub>DQ</sub>  |     | 7   | pF   |

#### PIN ASSIGNMENTS AND DESCRIPTIONS



#### **RECOMMENDED OPERATING CONDITIONS**

| Parameter                                   | Symbol          | Min  | Тур | Max | Unit | Ambient<br>Operating Temp |
|---------------------------------------------|-----------------|------|-----|-----|------|---------------------------|
| Oursely Vallage 1                           | V <sub>CC</sub> | 4.5  | 5.0 | 5.5 | V    |                           |
| Supply Voltage <sup>1</sup>                 | V <sub>SS</sub> | 0    | 0   | 0   | V    |                           |
| Input High Voltage, all inputs <sup>1</sup> | VIH             | 2.4  |     | 6.5 | V    | 0 °C to +70 °C            |
| Input Low Voltage, all inputs <sup>1</sup>  | VIL             | -2.0 |     | 0.8 | V    |                           |
| Input Low Voltage, DQ <sup>1</sup>          | VILD            | -1.0 |     | 0.8 | V    |                           |

Notes: Undershoots of up to -2.0 volts with a pulse width not exceeding 20ns are acceptable.

#### **FUNCTIONAL OPERATION**

#### ADDRESS INPUTS

Twenty input bits are required to decode any one of 4,194,304 cell addresses in the memory matrix. Since only ten address bits are available, the column and row inputs are separately strobed by  $\overline{RAS}$  and  $\overline{CAS}$  as shown in Figure 5. First, ten row address bits are applied on pins A0 through A9 and latched with the row address strobe ( $\overline{RAS}$ ) then, ten column address bits are applied and latched with the column address strobe ( $\overline{CAS}$ ). Both row and column addresses must be stable on or before the falling edge of  $\overline{RAS}$  and  $\overline{CAS}$  respectively. The address latches are of the flow-through type; thus, address information appearing after t<sub>RAH</sub> (min)+ t<sub>T</sub> is automatically treated as the column address.

#### WRITE ENABLE

The read or write mode is determined by the logic state of WE. When WE is active Low, a write cycle is initiated; when WE is High, a read cycle is selected. During the read mode, input data is ignored.

#### DATA INPUT

Input data is written into memory in either of two basic ways — an early write cycle, an  $\overline{OE}$  (delayed) write cycle, and a read-modify-write cycle. The falling edge of  $\overline{WE}$  or  $\overline{CAS}$ , whichever is later, serves as the input data-latch strobe. In an early write cycle, the input data (DQ1-DQ4) is strobed by  $\overline{CAS}$  and the setup/hold times are referenced to  $\overline{CAS}$  because  $\overline{WE}$  goes Low before  $\overline{CAS}$ . In a delayed write or a read-modify-write cycle,  $\overline{WE}$  goes Low after  $\overline{CAS}$ ; thus, input data is strobed by  $\overline{WE}$  and all setup/hold times are referenced to the write-enable signal.

#### DATA OUTPUT

The three-state buffers are TTL compatible with a fanout of two TTL loads. Polarity of the output data is identical to that of the input; the output buffers remain in the high-impedance state until the column address strobe goes low. When a read or read-modify-write cycle is executed, valid outputs are obtained under the following conditions:

- $t_{RAC}$ : from the falling edge of  $\overline{RAS}$  when  $t_{RCD}$  (max) is satisfied.
- $t_{CAC}$ : from the falling edge of  $\overline{CAS}$  when  $t_{RCD}$  is greater than  $t_{RCD}$  (max).
- $t_{AA}$ : from column address input when  $t_{RAD}$  is greater than  $t_{RAD}$  (max).
- $t_{OEA}$ : from the falling edge of  $\overline{OE}$  when  $\overline{OE}$  is brought Low after tRAC, tCAC, or tAA

The data remains valid until either CAS returns to a High logic level. When an early write is executed, the output buffers remain in a high-impedance state during the entire cycle.

#### FAST PAGE MODE OF OPERATION

The fast page mode of operation provides faster memory access and lower power dissipation. The fast page mode is implemented by keeping the same row address and strobing in successive column addresses. To satisfy these conditions, RAS is held Low for all contiguous memory cycles in which row addresses are common. For each fast page of memory, any of 1,024 bits can be accessed and, when multiple MB814400s are used, CAS is decoded to select the desired memory fast page. Fast page mode operations need not be addressed sequentially and combinations of read, write, and/or ready-modify-write cycles are permitted.

# DC CHARACTERISTICS (Recommended operating conditions unless otherwise noted)<sup>3</sup>

| Parameter                                                              |              |                   | 0                                                                                                                |     |     |     |      |
|------------------------------------------------------------------------|--------------|-------------------|------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
|                                                                        |              | Symbol            | Conditions                                                                                                       | Min | Тур | Max | Unit |
| Output high voltage <sup>1</sup>                                       |              | V <sub>OH</sub>   | I <sub>OH</sub> = -5 mA                                                                                          | 2.4 |     |     | V    |
| Output low voltage <sup>1</sup>                                        |              | V <sub>OL</sub>   | I <sub>OL</sub> = 4.2 mA                                                                                         |     |     | 0.4 |      |
| Input leakage current (any input)                                      |              | I <sub>I(L)</sub> | $0V \le V_{IN} \le 5.5V$<br>$4.5 \le V_{CC} \le 5.5V$ ;<br>$V_{SS} = 0V$ ; All other pins<br>not under test = 0V | -10 |     | 10  | μΑ   |
| Output leakage current                                                 |              | I <sub>O(L)</sub> | 0V≤V <sub>OUT</sub> ≤ 5.5V;<br>Data out disabled                                                                 | -10 |     | 10  |      |
| <b>0</b>                                                               | MB814400A-60 |                   |                                                                                                                  |     |     | 110 |      |
| Operating current<br>(Average Power<br>supply current)                 | MB814400A-70 | I <sub>CC1</sub>  | RAS & CAS cycling;<br>t <sub>RC</sub> = min                                                                      |     |     | 100 | mA   |
|                                                                        | MB814400A-80 |                   |                                                                                                                  |     |     | 90  |      |
| Standby Current                                                        | TTL level    |                   | RAS =CAS =V <sub>IH</sub>                                                                                        |     |     | 2.0 |      |
| (Power supply current) <sup>2</sup>                                    | CMOS level   | I <sub>CC2</sub>  | RAS=CAS≥V <sub>CC</sub> −0.2V                                                                                    |     |     | 1.0 | mA   |
| D-(                                                                    | MB814400A-60 |                   |                                                                                                                  |     |     | 110 |      |
| Refresh current #1 (Aver-<br>age power<br>supply current) <sup>2</sup> | MB814400A-70 | I <sub>CC3</sub>  | $\overline{CAS} = V_{IH}$ , $\overline{RAS}$ cycling;<br>$t_{RC} = min$                                          |     |     | 100 | mA   |
| supply current) -                                                      | MB814400A-80 |                   |                                                                                                                  |     |     | 90  |      |
| Fact Dava Made                                                         | MB814400A-60 |                   |                                                                                                                  |     |     | 55  |      |
| Fast Page Mode current <sup>2</sup>                                    | MB814400A-70 | I <sub>CC4</sub>  | $\overline{RAS} = V_{IL}$ , $\overline{CAS}$ cycling;<br>$t_{PC} = min$                                          |     |     | 50  | mA   |
|                                                                        | MB814400A-80 |                   |                                                                                                                  |     |     | 45  |      |
| Refresh current #2                                                     | MB814400A-60 |                   | RAS cycling;                                                                                                     |     |     | 90  |      |
| (Average power<br>supply current) <sup>2</sup>                         | MB814400A-70 | I <sub>CC5</sub>  | $\frac{RAS}{CAS}$ before-RAS;<br>$t_{RC} = min$                                                                  |     |     | 80  | mA   |
| supply current) -                                                      | MB814400A-80 |                   |                                                                                                                  |     |     | 70  |      |

# AC CHARACTERISTICS (At recommended operating conditions unless otherwise noted)<sup>3, 4, 5</sup>

| No  | Deversion                                                 | Committee 1      | MB814    | 400A-60 | MB814    | 400A-70 | MB814    | 400A-80 | l lm <sup>2</sup> |
|-----|-----------------------------------------------------------|------------------|----------|---------|----------|---------|----------|---------|-------------------|
| No. | Parameter                                                 | Symbol           | Min. Max |         | Min. Max |         | Min. Max |         | – Unit            |
| 1   | Time Between Refresh                                      | t <sub>REF</sub> |          | 16.4    |          | 16.4    |          | 16.4    | ms                |
| 2   | Random Read/Write Cycle Time                              | t <sub>RC</sub>  | 110      |         | 125      |         | 140      |         | ns                |
| 3   | Read-Modify-Write Cycle Time                              | t <sub>RW</sub>  | 130      |         | 150      |         | 165      |         | ns                |
| 4   | Access Time from RAS 6, 9                                 | t <sub>RAC</sub> |          | 60      |          | 70      |          | 80      | ns                |
| 5   | Access Time from CAS 7, 9                                 | t <sub>CAC</sub> |          | 15      |          | 20      |          | 20      | ns                |
| 6   | Column Address Access Time <sup>8, 9</sup>                | t <sub>AA</sub>  |          | 30      |          | 35      |          | 40      | ns                |
| 7   | Output Hold Time                                          | t <sub>OH</sub>  | 0        |         | 0        |         | 0        |         | ns                |
| 8   | Output Buffer Turn On Delay Time                          | t <sub>ON</sub>  | 0        |         | 0        |         | 0        |         | ns                |
| 9   | Output Buffer Turn Off Delay Time <sup>10</sup>           | tOFF             |          | 15      |          | 15      |          | 20      | ns                |
| 10  | Transition Time                                           | t <sub>T</sub>   | 2        | 50      | 2        | 50      | 2        | 50      | ns                |
| 11  | RAS Precharge Time                                        | t <sub>RP</sub>  | 40       |         | 45       |         | 50       |         | ns                |
| 12  | RAS Pulse Width                                           | t <sub>RAS</sub> | 60       | 100000  | 70       | 100000  | 80       | 100000  | ns                |
| 13  | RAS Hold Time                                             | t <sub>RSH</sub> | 15       |         | 20       |         | 20       |         | ns                |
| 14  | CAS to RAS Precharge Time                                 | t <sub>CRP</sub> | 5        |         | 5        |         | 5        |         | ns                |
| 15  | RAS to CAS Delay Time <sup>11, 12</sup>                   | t <sub>RCD</sub> | 20       | 45      | 20       | 50      | 20       | 60      | ns                |
| 16  | CAS Pulse Width                                           | t <sub>CAS</sub> | 15       |         | 20       |         | 20       |         | ns                |
| 17  | CAS Hold Time                                             | t <sub>CSH</sub> | 60       |         | 70       |         | 80       |         | ns                |
| 18  | CAS Precharge Time (Normal) <sup>17</sup>                 | t <sub>CPN</sub> | 10       |         | 10       |         | 10       |         | ns                |
| 19  | Row Address Set Up Time                                   | t <sub>ASR</sub> | 0        |         | 0        |         | 0        |         | ns                |
| 20  | Row Address Hold Time                                     | t <sub>RAH</sub> | 10       |         | 10       |         | 10       |         | ns                |
| 21  | Column Address Set Up Time                                | t <sub>ASC</sub> | 0        |         | 0        |         | 0        |         | ns                |
| 22  | Column Address Hold Time                                  | tCAH             | 12       |         | 12       |         | 15       |         | ns                |
| 23  | RAS to Column Address Delay Time <sup>13</sup>            | t <sub>RAD</sub> | 15       | 30      | 15       | 35      | 15       | 40      | ns                |
| 24  | Column Address to RAS Lead Time                           | t <sub>RAL</sub> | 30       |         | 35       |         | 40       |         | ns                |
| 25  | Column Address to CAS Lead Time                           | t <sub>CAL</sub> | 30       |         | 35       |         | 40       |         | ns                |
| 26  | Read Command Set Up Time                                  | t <sub>RCS</sub> | 0        |         | 0        |         | 0        |         | ns                |
| 27  | Read Command Hold Time<br>Reference to RAS <sup>14</sup>  | t <sub>RRH</sub> | 0        |         | 0        |         | 0        |         | ns                |
| 28  | Read Command Hold Time<br>Referenced to CAS <sup>14</sup> | t <sub>RCH</sub> | 0        |         | 0        |         | 0        |         | ns                |
| 29  | Write Command Set Up Time <sup>15</sup>                   | t <sub>WCS</sub> | 0        |         | 0        |         | 0        |         | ns                |
| 30  | Write Command Hold Time                                   | t <sub>WCH</sub> | 10       |         | 10       |         | 12       |         | ns                |
| 31  | WE Pulse Width                                            | t <sub>WP</sub>  | 10       |         | 10       |         | 12       |         | ns                |
| 32  | Write Command to RAS Lead Time                            | t <sub>RWL</sub> | 15       |         | 20       |         | 20       |         | ns                |
| 33  | Write Command to CAS Lead Time                            | t <sub>CWL</sub> | 15       |         | 18       |         | 20       |         | ns                |
| 34  | DIN Set Up Time                                           | t <sub>DS</sub>  | 0        |         | 0        |         | 0        |         | ns                |
| 35  | DIN Hold Time                                             | t <sub>DH</sub>  | 10       |         | 10       |         | 12       |         | ns                |
| 36  | RAS to WE Delay Time <sup>15</sup>                        | t <sub>RWD</sub> | 85       |         | 95       |         | 110      |         | ns                |
| 37  | CAS to WE Delay Time <sup>15</sup>                        | t <sub>CWD</sub> | 40       |         | 45       |         | 50       |         | ns                |
| 38  | Column Address to WE Delay Time <sup>15</sup>             | t <sub>AWD</sub> | 55       |         | 60       |         | 70       |         | ns                |
| 39  | RAS Precharge Time to CAS<br>Active Time (Refresh Cycles) | t <sub>RPC</sub> | 0        |         | 0        |         | 0        |         | ns                |

#### AC CHARACTERISTICS (Continued) (At recommended operating conditions unless otherwise noted) <sup>3, 4, 5</sup>

| NI- | Parameter                                                                               | Querral and       | MB814 | 400A-60 | MB814400A-70 |        | MB814400A-80 |        | l lmit |
|-----|-----------------------------------------------------------------------------------------|-------------------|-------|---------|--------------|--------|--------------|--------|--------|
| No. | Parameter                                                                               | Symbol            | Min.  | Max     | Min.         | Max    | Min.         | Max    | Unit   |
| 40  | CAS Set Up Time for CAS-before-RAS<br>Refresh                                           | t <sub>CSR</sub>  | 0     |         | 0            |        | 0            |        | ns     |
| 41  | CAS Hold Time for CAS-before-RAS<br>Refresh                                             | t <sub>CHR</sub>  | 10    |         | 10           |        | 12           |        | ns     |
| 42  | WE Set Up Time from RAS <sup>18</sup>                                                   | t <sub>WSR</sub>  | 0     |         | 0            |        | 0            |        | ns     |
| 43  | WE Hold Time from RAS <sup>18</sup>                                                     | t <sub>WHR</sub>  | 10    |         | 10           |        | 10           |        | ns     |
| 44  | Access Time from OE 9                                                                   | t <sub>OEA</sub>  |       | 15      |              | 20     |              | 20     | ns     |
| 45  | Output Buffer Turn off Delay from $\overline{OE}$ <sup>10</sup>                         | t <sub>OEZ</sub>  |       | 15      |              | 15     |              | 20     | ns     |
| 46  | OE to RAS Lead Time for Valid Data                                                      | t <sub>OEL</sub>  | 10    |         | 10           |        | 10           |        | ns     |
| 47  | OE Hold Time Referenced to WE <sup>16</sup>                                             | t <sub>OEH</sub>  | 0     |         | 0            |        | 0            |        | ns     |
| 48  | OE to Data in Delay Time                                                                | t <sub>OED</sub>  | 15    |         | 15           |        | 15           |        | ns     |
| 49  | DIN to CAS Delay Time <sup>17</sup>                                                     | t <sub>DZC</sub>  | 0     |         | 0            |        | 0            |        | ns     |
| 50  | DIN to OE Delay Time 17                                                                 | t <sub>DZO</sub>  | 0     |         | 0            |        | 0            |        | ns     |
| 51  | Fast Page Mode Read/Write Cycle Time                                                    | t <sub>PC</sub>   | 40    |         | 45           |        | 45           |        | ns     |
| 52  | Fast Page Mode Read-Modify-Write Cycle Time                                             | t <sub>PRWC</sub> | 60    |         | 68           |        | 70           |        | ns     |
| 53  | Access Time from CAS Precharge 9, 18                                                    | t <sub>CPA</sub>  |       | 35      |              | 40     |              | 40     | ns     |
| 54  | Fast Page Mode CAS Precharge Time                                                       | t <sub>CP</sub>   | 10    |         | 10           |        | 10           |        | ns     |
| 55  | Fast Page Mode RAS Pulse width                                                          | t <sub>RASP</sub> |       | 200000  |              | 200000 |              | 200000 | ns     |
| 56  | Fast Page Mode $\overline{\text{RAS}}$ Hold Time from $\overline{\text{CAS}}$ Precharge | t <sub>RHCP</sub> | 35    |         | 40           |        | 40           |        | ns     |
| 57  | Fast Page Mode CAS Precharge to WE Delay Time                                           | t <sub>CPWD</sub> | 60    |         | 65           |        | 70           |        | ns     |

Notes: 1. Referenced to VSS

- 2.  $I_{CC}$  depends on the output load conditions and cycle rates. The specified values are obtained with the output open.  $I_{CC}$  depends on the number of address change as RAS=V<sub>IL</sub> and CAS=V<sub>IH</sub>.  $I_{CC1}$ ,  $I_{CC2}$  are specified at one time of address change during RAS=V<sub>IL</sub> and CAS=V<sub>IH</sub>.  $I_{CC4}$  is specified at one time of address change during RAS=V<sub>IL</sub> and CAS=V<sub>IH</sub>.  $I_{CC4}$  is specified at one time of address change during RAS=V<sub>IL</sub> and CAS=V<sub>IH</sub>.
- An Initial pause (RAS = CAS = VIH) of 200µs is required after power-up followed by any eight RAS-only cycles before proper device operation is achieved. In case of using internal refresh counter, a minimum of eight CAS-before-RAS initialization cycles instead of 8 RAS cycles are required.
- 4. AC characteristics assume  $t_T = 5$ ns.
- 5. V<sub>IH</sub> (min) and V<sub>IL</sub> (max) are reference levels for measuring timing of input signals. Also transition times are measured between V<sub>IH</sub> (min) and V<sub>IL</sub> (max).
- Assumes that t<sub>RCD</sub>≤t<sub>RCD</sub> (max), t<sub>RAD</sub>≤t<sub>RAD</sub> (max). If t<sub>RCD</sub> is greater than the maximum recommended value shown in this table, t<sub>RAC</sub> will be increased by the amount that t<sub>RCD</sub> exceeds the value shown. Refer to Figures 2 and 3.
- 7. If  $t_{RCD} \ge t_{RCD}$  (max),  $t_{RAD} \ge t_{RAD}$  (max), and  $t_{ASC} \ge t_{AA} t_{CAC} t_{T}$ , access time is  $t_{CAC}$ .
- 8. If  $t_{RAD} \ge t_{RAD}$  (max) and  $t_{ASC} \le t_{AA} t_{CAC} t_T$ , access time is  $t_{AA}$ .
- 9. Measured with a load equivalent to two TTL loads and 100 pF.
- 10. t<sub>OFF</sub> and t<sub>OEZ</sub> is specified that output buffer change to high impedance state.
- 11. Operation within the  $t_{RCD}$  (max) limit ensures that  $t_{RAC}$  (max) can be met.  $t_{RCD}$  (max) is specified as a reference point only; if  $t_{RCD}$  is greater than the specified  $t_{RCD}$  (max) limit, access time is controlled exclusively by  $t_{CAC}$  or  $t_{AA}$
- 12.  $t_{RCD}$  (min) =  $t_{RAH}$  (min)+  $2t_T + t_{ASC}$  (min).
- 13. Operation within the  $t_{RAD}$  (max) limit ensures that  $t_{RAC}$  (max) can be met.  $t_{RAD}$  (max) is specified as a reference point only; if  $t_{RAD}$  is greater than the specified  $t_{RAD}$  (max) limit, access time is controlled exclusively by  $t_{CAC}$  or  $t_{AA}$
- 14. Either  $t_{RRH}$  or  $t_{RCH}$  must be satisfied for a read cycle.
- 15.  $t_{WCS}$  is specified as a reference point only. If  $t_{WCS} \ge t_{WCS}$  (min) the data output pin will remain High-Z through entire cycle.
- 16. Assumes that  $t_{WCS} < t_{WCS}$  (min).
- 17. Either t<sub>RRH</sub> or t<sub>DZO</sub> must be satisfied.
- 18. t<sub>CPA</sub> is access time from the selection of a new column address (that is caused by changing CAS from "L" to "H"). Therefore, if t<sub>CP</sub> is long, t<sub>CPA</sub> is longer than t<sub>CPA</sub> (max).
- 19. Assumes that CAS-before-RAS refresh.
- 20. Assumes that Test mode function.

#### FUNCTIONAL TRUTH TABLE



#### Figure 2. t<sub>RAC</sub> vs. t<sub>RCD</sub>

Figure 3.  $t_{RAC}$  vs.  $t_{RCD}$ 

Figure 4. t<sub>CPA</sub> vs. t<sub>CP</sub>

|                                   | Clock Input       |     |                   |                   | Address Input |        | Data  |        | Defeed           | Nete                                                                                  |
|-----------------------------------|-------------------|-----|-------------------|-------------------|---------------|--------|-------|--------|------------------|---------------------------------------------------------------------------------------|
| Operation Mode                    | RAS               | CAS | WE                | ŌE                | Row           | Column | Input | Output | Refresh          | Note                                                                                  |
| Standby                           | Н                 | Н   | Х                 | х                 |               |        |       | High-Z |                  |                                                                                       |
| Read Cycle                        | L                 | L   | н                 | L                 | Valid         | Valid  |       | Valid  | Yes <sup>1</sup> | t <sub>RCS</sub> ≥ t <sub>RCS</sub> (min)                                             |
| Write Cycle (Early<br>Write)      | L                 | L   | L                 | х                 | Valid         | Valid  | Valid | High-Z | Yes <sup>1</sup> | t <sub>WCS</sub> ≥ t <sub>WCS</sub> (min)                                             |
| Read-Modify-Write<br>Cycle        | L                 | L   | $H \rightarrow L$ | $L \rightarrow H$ | Valid         | Valid  | Valid | Valid  | Yes <sup>1</sup> |                                                                                       |
| RAS-only Refresh<br>Cycle         | L                 | Н   | х                 | х                 | Valid         |        |       | High-Z | Yes              |                                                                                       |
| CAS-before-RAS Re-<br>fresh Cycle | L                 | L   | н                 | х                 |               |        |       | High-Z | Yes              | t <sub>CSR</sub> ≥ t <sub>CSR</sub> (min)                                             |
| Hidden Refresh Cycle              | $H \rightarrow L$ | L   | Н                 | L                 |               |        |       | Valid  | Yes              | Previous data is kept                                                                 |
| Test mode set cycle<br>(CBR)      | L                 | L   | L                 | х                 |               |        |       | High-Z | Yes              | t <sub>CSR</sub> ≥ t <sub>CSR</sub> (min)<br>t <sub>WSR</sub> ≥t <sub>WSR</sub> (min) |
| Test Mode set cycle<br>(Hidden)   | $H \rightarrow L$ | L   | L                 | L                 |               |        |       | Valid  | Yes              | t <sub>CSR</sub> ≥t <sub>CSR</sub> (min)<br>t <sub>WSR</sub> ≥t <sub>WSR</sub> (min)  |

Notes: X= "H" or "L"

1. It is impossible in Fast Page Mode.



## DESCRIPTION

To implement a read operation, a valid address is latched in by the RAS and CAS address strobes and with WE set to a High Level and OE set to a low level, the output is valid once the memory access time has elapsed. The access time is determined by RAS(tRAC), CAS (tCAC), OE (tOEA) or column addresses (tAA) under the following conditions:

If tRCD > tRCD (max), access time = tCAC

If tRAD > tRAD (max), access time = tAA

If OE is brought Low after tRAC, tCAC, or tAA (whichever occurs later), access time = tOEA

However, if either CAS of OE goes High, the output returns to a high-impedance state after tOH is satisfied



Figure 6. Early Write Cycle (OE = "H" or "L")

## DESCRIPTION

A write cycle is similar to a read cycle except  $\overline{WE}$  is set to a Low state and  $\overline{OE}$  is a "H" or "L" signal. A write cycle can be implemented in either of three ways – early write,  $\overline{OE}$  write (delayed write), or read-modify-write. During all write cycles, timing parameters tWRL, tCWL and tRAL must be satisfied. In the early shown above tWRS satisfied, data on the DQ pin is latched with the falling edge of CAS and written into memory.



Figure 7. OE (Delayed Write Cycle)

# DESCRIPTION

In the  $\overline{OE}$  (delayed write) cycle, tWCS is not satisfied; thus, the data on the DQ pins is latched with falling edge of  $\overline{WE}$  and written into memory. The Output Enable ( $\overline{OE}$ ) signal must be changed from Low to High before  $\overline{WE}$  goes Low (tOED + tT + tDS).



Figure 8. Read-Modify-Write Cycle

# DESCRIPTION

The read-modify-write cycle is executed by changing WE from High to Low after the data appears on the DQ pins. In the read-modify-write cycle, OE must be changed from Low to High after the memory access time.



Figure 9. Fast Page Mode Read Cycle

#### DESCRIPTION

The fast page mode of operation permits faster successive memory operations at multiple column locations of the same row address. This operation is performed by strobing in the row address and maintaining RAS at a level and WE at a High level during all successive memory cycles in which the row address is latched. The access time is determined by tCAC, tAA, tCPA, or tOEA, which one is the latest in occurring.



Figure 10. Fast Page Mode Write Cycle ( $\overline{OE} = "H"$  or "L")

## DESCRIPTION

The fast page mode write cycle is executed in the same manner as the fast page mode read cycle except the states of  $\overline{\text{WE}}$  and  $\overline{\text{OE}}$  are reversed. Data appearing in the DQ pins is latched on the falling edge of CAS and written into memory. During the fast page mode write cycle, including the delayed ( $\overline{\text{OE}}$ ) write and read-modify-write cycles, tCWL must be satisfied.



Figure 11. Fast Page Mode OE Write Cycle

# DESCRIPTION

The fast page mode  $\overline{OE}$  (delayed) write cycle is execute in the same manner as the fast page mode write cycle except for the states of  $\overline{WE}$  and  $\overline{OE}$ . Input data on the DQ pins are latched on the falling edge of  $\overline{WE}$  and written into memory. In the fast page mode delayed write cycle,  $\overline{OE}$  must be changed from Low to High before  $\overline{WE}$  goes Low (tOED + tT + tDS).



Figure 12. FAST PAGE MODE READ-MODIFY-WRITE CYCLE

# DESCRIPTION

During fast page mode of operation, the read-modify-write cycle can be executed by switching  $\overline{WE}$  from High to Low after input date appears at the DQ pins during a normal cycle.



Figure 13.  $\overline{RAS}$ -Only Refresh ( $\overline{WE} = \overline{OE} = "H"$  of "L")

#### DESCRIPTION

Refresh of RAM memory cells is accomplished by performing a read, a write, or a read-modify-write cycle at each of 1024 row addresses every 16.4 milliseconds. Three refresh modes are available: RAS-only refresh, CAS-before-RAS refresh, and hidden refresh.

RAS-only refresh is performed by keeping RAS Low and CAS High throughout the cycle; the row address to be refreshed os latched on the falling edge of RAS. During RAS-only refresh, DQ pin is kept in a high-impedance state.



Figure 14.  $\overline{CAS}$ -Before- $\overline{RAS}$  Refresh (Addresses =  $\overline{OE}$  = "H" or "L")

#### DESCRIPTION

CAS-before-RAS refresh is an on-chip refresh capability that eliminates the need for external refresh addresses. If CAS is held Low for the specified setup time (t<sub>CSR</sub>) before RAS goes Low the on-chip refresh control clock generators and refresh address counter are enabled. An internal refresh operation automatically occurs and the refresh address counter is internally incremented on preparation for the next CAS-before-RAS refresh operation.

WE must be held High for the specified setup time (tWSR) before RAS low in order not enter "test mode".



Figure 15. Hidden Refresh Cycle

# DESCRIPTION

A hidden refresh cycle may be performed while maintaining the latest valid data at the output by extending the active time of CAS and cycling RAS. The refresh row address is provided by the on-chip refresh address counter. This eliminates the need for the external row address that is required by DRAMs that do not have CAS-before-RAS capability.

WE must be held High for the specified set up time (tWSR) before RAS goes Low in order not to enter "test mode".



Figure 16. Test Mode Set Cycle (A0 to A9,  $\overline{OE}$  = "H" or "L")

#### DESCRIPTION

#### **Test Mode**

The purpose of this test mode is to reduce device test time to one eight of that required to test the device conventionally. The test mode function is entered by performing a WE and CAS-before-RAS (WCBR) refresh for the entry cycle. In the test mode, read and write operations are executed in units of eight bits which are selected by the address combination of CAO. In the write mode, data is written into eight cells simultaneously. But the data must be input from DQ2 only. In the read mode, the data of eight cells at the selected addresses are read out from DQ and checked in the following manner.

When the eight bits are all "L" or all "H" level is output.

When the eight bits show a combination of "L" and "H", a "L" level is output.

The test mode function is exited by performing a RAS-only refresh or a CAS-before-RAS refresh for the exit cycle. In test mode operation, the following parameters are delayed approximately 5ns from the specified value in the data sheet.

tRC, tRWC, tRAC, tAA, tRAS, tCSH, tRAL, tRWD, tAWD, tWP, tPRWC, tCPA, tRHCP, tCPWD



Figure 17. CAS-before-RAS Refresh Counter Test Cycle

## DESCRIPTION

A special timing sequence using the CAS-before-RAS refresh counter test cycle provides a convenient method to verify the functionality of CAS-before-RAS refresh circuitry. If, after a CAS-before-RAS refresh cycle, CAS makes a transition from High to Low while RAS is held Low, read and write operations are enabled as shown above. Row and column addresses are defined as follows:

Row Address: Bits A0 through A10 are defined by the on-chip refresh counter.

Column Address: Bits A0 through A10 are defined by latching levels on A0-A9 at the second falling edge of CAS.

The CAS-before-RAS Counter Test procedure is as follows:

- 1. Initialize the internal refresh address counter by using 8 RAS only refresh cycles.
- 2. Use the same column address throughout the test.
- 3. Write "0" to all 1024 row addresses at the same column address by using normal write cycles.
- Read "0" written in procedure 3 and check, simultaneously write "1" to the same addresses by using CAS-before-RAS refresh counter test (read-modify-write cycles). Repeat this procedure 1024 times with addresses generated by the internal refresh address counter.
- 5. Read and check data written in procedure 4 by using normal read cycle for all 1024 memory locations.
- 6. Reverse test data and repeat procedures 3, 4, and 5.

#### (At recommended operating conditions unless otherwise noted)

| No. | Parameter                | Cumb al           | MB814400A-60 |     | MB814400A-70 |     | MB814400A-80 |     | Unit |  |
|-----|--------------------------|-------------------|--------------|-----|--------------|-----|--------------|-----|------|--|
| NO. | Parameter                | Symbol            | Min Max      | Max | Min          | Max | Min          | Max | Unit |  |
| 90  | Access Time from CAS     | t <sub>FCAC</sub> | —            | 50  | —            | 55  | _            | 60  | ns   |  |
| 91  | Column Address Hold Time | t <sub>FCAH</sub> | 30           | —   | 30           | —   | 35           | —   | ns   |  |
| 92  | CAS to WE Delay Time     | t <sub>FCWD</sub> | 50           | —   | 55           | —   | 60           | —   | ns   |  |
| 93  | CAS Pulse Width          | t <sub>FCAS</sub> | 50           | —   | 55           | —   | 60           | —   | ns   |  |
| 94  | RAS Hold Time            | t <sub>FRSH</sub> | 50           | —   | 55           | —   | 60           | —   | ns   |  |

Note: Assumes that CAS-before-RAS refresh counter test cycle only.

# PACKAGE DIMENSIONS

(Suffix: -PJN)



# **PACKAGE DIMENSIONS (Continued)**

(Suffix: -PZ)



# **PACKAGE DIMENSIONS (Continued)**

(Suffix: -PFTN)



# **PACKAGE DIMENSIONS (Continued)**

(Suffix: -PFTR)



All Rights Reserved.

Circuit diagrams utilizing Fujitsu products are included as a means of illustrating typical semiconductor applications. Complete Information sufficient for Construction purposes is not necessarily given.

The information contained in this document has been carefully checked and is believed to be reliable. However, Fujitsu assumes no responsibility for inaccuracies.

The Information contained in this document does not convey any license under the copyrights, patent rights or trademarks claimed and owned by Fujitsu.

Fujitsu reserves the right to change products or specifications without notice.

No part of this publication maybe copied or reproduced in any form or by any means, or transferred to any third party without prior written consent of Fujitsu.

# **FUJITSU LIMITED**

For further information, please contact:

#### Japan

FUJITSU LIMITED Integrated Circuits and Semiconductor Marketing Furukawa Sogo Bldg. 6-1, Marunouchi 2-chome Chiyoda-ku, Tokyo 100 Japan Tel: (03) 3216-3211 Telex: 781-2224361 FAX: (03) 3216-9771

#### North and South America

FUJITSU MICROELECTRONICS, INC. Semiconductor Division 3545 North First Street San Jose, CA 95134-1804 USA Tel: (408) 922-9000 FAX: (408) 432-9044

#### Europe

FUJITSU MIKROELEKTRONIK GmbH Am Siebenstein 6-10 6072 Dreieich-Buchschlag Tel: (06103) 690-0 Telex: 411963 fmg d FAX: (06103) 690-122

#### Asia

FUJITSU MICROELECTRONICS ASIA PTE LIMITED 51 Bras Basah Road Plaza by the Park #06-04/07 Singapore 0718 Tel: 336-1600 Telex: 55373 FAX: 336-1609

" FUJITSU LIMITED 1993

JV0094—923J1