# **Timing Characteristics** Table 5-9. 41LV, 41LW, and 41LX Timing Characteristics (Driver) (See Figures 6-1 and 6-2.) Propagation-delay test circuit is connected to output (see Figure 6-6). $T_A = 25 \, ^{\circ}C$ , $V_{CC} = 5 \, V$ . | Symbol | Parameter | Тур | Max | Unit | |-----------------|----------------------------|-----|-----|------| | | Propagation Delay: | | | | | t <sub>P1</sub> | Input High to Output | 3.0 | 4.5 | ns | | tp2 | Input Low to Output | 3.0 | 4.5 | ns | | | Disable Time: | | | | | tpHZ | High to High Impedance | 10 | 15 | ns | | <b>t</b> PLZ | Low to Low Impedance | 10 | 15 | ns | | | Enable Time: | | | | | tрzн | High Impedance to High | 10 | 15 | ns | | <b>t</b> PZL | High Impedance to Low | 10 | 15 | ns | | tskew | Output Skew, Itp1 - tp2 | 0.2 | 0.5 | ns | | $\Delta t$ skew | Difference Between Drivers | 0.3 | _ | ns | #### Table 5-10. 41LV, 41LW, and 41LX Timing Characteristics (Receiver) (See Figures 6-3 and 6-4.) Propagation-delay test circuit is connected to output (see Figure 6-8). $T_A = 25$ °C, $V_{CC} = 5$ V. | Symbol | Parameter | Тур | Max | Unit | |--------------|--------------------------|-----|-----|------| | | Propagation Delay: | | | | | <b>t</b> PLH | Input to Output High | 3.5 | 7 | ns | | tPHL | Input to Output Low | 3.5 | 7 | ns | | | Disable Time, CL = 5 pF: | | | | | tenz | High to High Impedance | 10 | 15 | ns | | <b>t</b> PLZ | Low to High Impedance | 10 | 15 | ns | | | Enable Time, CL = 5 pF: | | | | | tеzн | High Impedance to High | 10 | 15 | ns | | tPZL | High Impedance to Low | 10 | 15 | ns | # 41MK, 41ML, and 41MM Dual Differential Transceivers ### **Features** #### **Driver Features:** - Two line drivers per package - Logic converts TTL input logic levels to differential, pseudo-ECL output logic levels - No line loading when Vcc = 0 V - High output drive for 50 $\Omega$ lines - 2.0 mA short-circuit current (typical) - 2.0 ns maximum propagation delay - <0.2 ns output skew (typical)</p> #### **Receiver Features:** - Two line receivers per package - High input impedance $\approx 8 \text{ k}\Omega^*$ - Logic which converts differential input logic levels to TTL output logic levels - 4.0 ns maximum propagation delay - <0.20 V input sensitivity (typical)</p> - -1.2 to +7.2 V common-mode range #### Common Device Features: - Common enable for each driver pair and receiver pair - 0 °C to 85 °C ambient operating temperature (See Section 9.) - Single 5 V supply - 200 Mbits/s or 400 Mbits/s maximum data rates when used with the 41Lx and 41Mx devices respectively - Meets ESDI standards ### Description The 41MK, 41ML, and 41MM devices are dual differential transceiver circuits that transmit and receive digital data over balanced transmission lines and are compatible with 41 Series drivers and receivers. The dual receivers convert differential input logic levels to TTL output levels. The dual drivers translate input TTL logic levels to differential, pseudo-ECL output levels. Each driver pair and receiver pair has its own common enable control allowing serial data and a control clock to be transmitted and received on a single integrated circuit. The 41MK transceiver requires the customer to supply termination resistors on the circuit board. The 41ML transceiver has an internal 220 $\Omega$ termination resistor connected to ground on each driver output and is equivalent to the 8923A device. The 41MM transceiver has an internal resistor termination for both the driver outputs (220 $\Omega$ ) and receiver inputs (110 $\Omega$ ), eliminating the need for external resistors on the circuit board when used with 100 $\Omega$ impedance, twisted-pair (or flat) cable. The packaging options that are available for the dual differential transceivers include a 16-pin DIP (41MK, 41ML, 41MM), a 16-pin J-lead SOJ (1041MK, 1041ML, 1041MM), a 16-pin gull-wing SOIC (1141MK, 1141ML, 1141MM), and a 16-pin narrowbody gull-wing SOIC (1241MK, 1241ML, 1241MM). 0050026 0011315 944 5-13 <sup>\*</sup> Except 41MM which has built-in resistors # Pin Information Figure 5-3. 41MK, 41ML, and 41MM Logic Diagrams ## **Enable Truth Table** | E1 | Ē2 | DO1 | DO2 | RO1 | RO2 | |----|----|----------|----------|----------|----------| | 0 | 0 | Active | Active | Active | Active | | 1 | 0 | Disabled | Disabled | Active | Active | | 0 | 1 | Active | Active | Disabled | Disabled | | 1 | 1 | Disabled | Disabled | Disabled | Disabled | ## **Absolute Maximum Ratings** Stresses in excess of the Absolute Maximum Ratings can cause permanent damage to the device. These are absolute stress ratings only. Functional operation of the device is not implied at these or any other conditions in excess of those given in the operational sections of the data sheet. Exposure to Absolute Maximum Ratings for extended periods can adversely affect device reliability. | Parameter | Symbol | Min | Max | Unit | |-------------------------------|--------|-----|-----|------| | Power Supply Voltage | Vcc | _ | 7.0 | V | | Ambient Operating Temperature | TA | 0 | 85 | °C | | Storage Temperature | Tstg | -40 | 125 | °C | ## **Handling Precautions** CAUTION: This device is susceptible to damage as a result of electrostatic discharge. Take proper precautions during both handling and testing. Follow guidelines such as JEDEC Publication No. 108-A (Dec. 1988). AT&T employs a human-body model (HBM) for ESDsusceptibility testing and protection design evaluation. ESD voltage thresholds are dependent on the critical parameters used to define the model. 41 Series receiver differential inputs are not equipped with ESD protection. The standard HBM (resistance = 1.5 k $\Omega$ , capacitance = 100 pF) is used. The HBM ESD threshold voltages presented here were obtained using this circuit. | HBM ESD Threshold Voltage | | | | | | |------------------------------|---------|--|--|--|--| | Device | Rating | | | | | | 41 Series Receiver | | | | | | | Differential Inputs (MK, ML) | >500 V | | | | | | (MM) | >750 V | | | | | | All other pins | >1000 V | | | | | ## **Electrical Characteristics** Table 5-11. 41MK, 41ML, and 41MM Power Supply Current Characteristics Ta = 0 °C to 85 °C, Vcc = $5 \text{ V} \pm 0.5 \text{ V}$ . | Parameter | Symbol | Min | Тур | Max | Unit | |-----------------------|--------|-----|-----|-----|------| | Power Supply Current: | | • | | | | | 41MK | | | } | | | | All Outputs Disabled | Icc | _ | 55 | 80 | mA | | All Outputs Enabled | Icc | | 35 | 50 | mA | | 41ML and 41MM | | | | | | | All Outputs Disabled | 1cc | _ | 100 | 135 | mA | | All Outputs Enabled | lcc | _ | 100 | 135 | mA | # **Electrical Characteristics** (continued) #### Table 5-12. 41MK, 41ML, and 41MM Voltage and Current Characteristics (Driver) $T_A = 0$ °C to 85 °C. | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------|------------------|------|------|------------------------|------| | Output Voltages, Vcc = 4.5 V: | | | | | | | Low, $lol = -8.0 \text{ mA}^*$ | Vol | _ | 3.0 | Vон – 0.8 <sup>†</sup> | V | | High, IoH = $-40.0 \text{ mA*}$ | Vон | 3.0 | 4.0 | _ | V | | High Z, Iон = -1.0 mA, Vcc = 4.75 V | Voz | _ | 2.0 | Vol - 0.02 | V | | Input Voltages: | | | | | | | Low, Vcc = 5.5 V | VIL <sup>‡</sup> | | _ | 0.7 | V | | High, Vcc = 4.5 V | ViH <sup>‡</sup> | 2.0 | _ | _ | V | | Clamp, $Vcc = 4.5 \text{ V}$ , $lin = -5.0 \text{ mA}$ | Vik | _ | _ | -1.5 | ٧ | | Short-circuit Output Current, Vcc = 5.5 V | los <sup>§</sup> | -100 | -250 | -350 | mA | | Input Currents, Vcc = 5.5 V: | | | | | | | Low, Vin = 0.4 V | liL i | _ | | -400 | μA | | High, V <sub>IN</sub> = 2.7 V | lıн | _ | _ | 20 | μΑ | | Reverse, Vin = 5.5 V | Iн | _ | | 100 | μΑ | | Output Resistors (41ML, 41MM) | Ro | | 220 | _ | Ω | Typical value of the output current for the 41MK, 41ML, and 41MM when terminated per Figure 6-5. Vol. must be a minimum of 0.8 V less than its complementary output. ### Table 5-13. 41MK, 41ML, and 41MM Voltage and Current Characteristics (Receiver) $T_A = 0$ °C to 85 °C. | Symbol | Min | Тур | Max | Unit | |-------------------|----------------------------------------------------|------------------|------|------| | | | | | | | Vol | _ | _ | 0.5 | V | | Voн | 2.5 | _ | _ | V | | | | | | | | VIL* | _ | _ | 0.7 | v | | V <sub>IH</sub> * | 2.0 | _ | _ | V | | | | | | | | V <sub>TH</sub> * | | 0.1 | 0.20 | V | | | | | | | | lozl | _ | _ | -20 | μA | | lozн | _ | _ | 20 | μA | | los <sup>‡</sup> | -25.0 | _ | -100 | mA | | | | | | | | lı. | _ | _ | -400 | μΑ | | lін | _ | _ | 20 | μΑ | | liн | _ | _ | 100 | μΑ | | i | | | | | | lı. | <b>—</b> | _ | -1.0 | mA | | lін | _ | _ | 1.0 | mA | | Rı | _ | 110 | _ | Ω | | 1 | | | | | | | VOL VOH VIL VIH VTH IOZL IOZH IOS‡ IIL IIH IIH | VOL VOH 2.5 VIL | VOL | Vol | <sup>\*</sup> The input levels and difference voltage provide zero noise immunity and should be tested only in a static, noise-free environment. † Outputs of unused receivers assume a logic 1 level when the inputs are left open. ‡ Test must be performed one lead at a time to prevent damage to the device. 0050026 0011318 653 📟 The input levels provide zero noise immunity and should be tested only in a static, noise-free environment. <sup>‡</sup> The input levels provide zero noise immunity and should be tested only in a § Test must be performed one lead at a time to prevent damage to the device.