| 1                                                                                                       |                                                                                  |                                                   |        |             |                         |                                          |                             | -      | REVISI | ONS              |            |                                 |                   |                             |                             |                         |                       |                 |                    |      |
|---------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------|--------|-------------|-------------------------|------------------------------------------|-----------------------------|--------|--------|------------------|------------|---------------------------------|-------------------|-----------------------------|-----------------------------|-------------------------|-----------------------|-----------------|--------------------|------|
| LTR                                                                                                     | DESCRIPTION                                                                      |                                                   |        |             |                         |                                          | 0.10                        |        |        | DATE (YR-MO-DA)  |            |                                 | APPROVED          |                             |                             |                         |                       |                 |                    |      |
| A                                                                                                       | Char                                                                             | naes in                                           | accord | lance w     |                         |                                          |                             |        | hr     |                  |            |                                 | 96-04-16          |                             |                             | M. A. Frye              |                       |                 |                    |      |
| В                                                                                                       |                                                                                  |                                                   |        | lance w     |                         |                                          |                             |        |        |                  |            |                                 |                   |                             | )3-31                       |                         |                       | Raymor          |                    | nin  |
| С                                                                                                       |                                                                                  |                                                   |        |             |                         |                                          |                             |        |        | ditorial         | change     | 00                              |                   |                             | 9-20                        |                         |                       | Raymor          |                    |      |
|                                                                                                         | Change the limit of bipolar zero error test, table I, sheet 5. If throughout drw |                                                   |        |             |                         | et 5. E                                  | ullonai                     | chang  | 62     |                  | 01-0       | 19-20                           |                   |                             | Kayınor                     | ia iviorii              | 1111                  |                 |                    |      |
|                                                                                                         |                                                                                  |                                                   |        |             |                         |                                          |                             |        |        |                  |            |                                 |                   |                             |                             |                         |                       |                 |                    |      |
|                                                                                                         |                                                                                  |                                                   |        |             |                         |                                          |                             |        |        |                  |            |                                 |                   |                             |                             |                         |                       |                 |                    |      |
|                                                                                                         |                                                                                  | ı                                                 | ı      | ı           |                         |                                          |                             | T      |        |                  | I          |                                 | ı                 | ı                           |                             |                         |                       |                 |                    | Ī    |
| REV                                                                                                     |                                                                                  |                                                   |        |             |                         |                                          |                             |        |        |                  |            |                                 |                   |                             |                             |                         |                       |                 |                    |      |
| SHEET                                                                                                   |                                                                                  |                                                   |        |             |                         |                                          |                             |        |        |                  |            |                                 |                   |                             |                             |                         |                       |                 |                    |      |
| SHEET<br>REV                                                                                            | C 15                                                                             | C 16                                              |        |             |                         |                                          |                             |        |        |                  |            |                                 |                   |                             |                             |                         |                       |                 |                    |      |
| SHEET                                                                                                   | 15                                                                               | C 16                                              |        | REV         |                         |                                          | C                           | C      | С      | С                | C          | C                               | C                 | C                           | С                           | C                       | C                     | C               | C                  | С    |
| SHEET<br>REV<br>SHEET                                                                                   | 15                                                                               |                                                   |        | REV         |                         |                                          | C 1                         | C 2    | C 3    | C 4              | C 5        | C 6                             | C 7               | C 8                         | C 9                         | C 10                    | C 11                  | C 12            | C 13               | C 14 |
| SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A                                                           | 15                                                                               | 16                                                |        | SHE         | ET<br>PAREI             | Sandra                                   |                             | 2      |        |                  | 5          | 6                               | 7<br>SE SI        | 8<br>UPPL                   | 9<br>Y <b>CE</b>            | 10                      | 11 COL                | 12<br>-UMB      | 13                 |      |
| SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STA                                                       | 15                                                                               | 16                                                |        | SHE         | ET<br>PAREI<br>(        | Sandra<br>BY                             | 1                           | 2<br>y |        |                  | 5          | 6                               | 7<br>SE SI<br>COL | 8<br>UPPL                   | 9<br>.Y CE<br>US, O         | 10 NTER                 | 11<br>R COL<br>43216  | 12<br>-UMB      | 13                 |      |
| SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A  STAI MICRO DR/                                           | NDAF<br>DCIRC<br>AWIN                                                            | RD<br>CUIT<br>G                                   | BLE    | SHE<br>PREI | ET PAREC  CKED  CROVEC  | Sandra<br>BY<br>Sandra<br>D BY           | 1<br>Roone                  | y<br>y |        | 4 MIC            | D CROC     | 6<br>EFEN                       | SE SI COLI        | 8<br>UPPL<br>UMBI<br>D://ww | 9<br>Y CE<br>US, O<br>vw.ds | NTER<br>OHIO<br>scc.dl  | 11 R COL 43210 a.mil  | 12<br>-UMB<br>6 | 13<br>SUS          |      |
| SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A  STAI MICRO DR/                                           | NDAF<br>DCIRO<br>AWIN<br>NG IS A<br>USE BY A<br>RTMEN<br>NCIES O                 | RD<br>CUIT<br>G                                   | Ē      | SHE PREI    | EET  PAREI  CKED  ROVEI | Sandra<br>BY<br>Sandra<br>D BY<br>Michae | Roone                       | y<br>y |        | MIC SEI          | DI<br>CROC | 6<br>EFEN<br>CIRCI              | SE SI<br>COL      | UPPL<br>UMBI<br>o://ww      | y CE<br>US, O<br>vw.ds      | NTER<br>OHIO<br>scc.dl  | 11 R COL 43210 a.mil  | 12<br>-UMB<br>6 | 13<br>SUS          |      |
| SHEET  REV  SHEET  REV STATUS  OF SHEETS  PMIC N/A  STA  MICRO DR/  THIS DRAWIT  FOR U  DEPA  AND AGET  | NDAF<br>DCIRO<br>AWIN<br>NG IS A<br>USE BY A<br>RTMEN<br>NCIES O                 | RD<br>CUIT<br>G                                   | Ē      | SHE PREI    | EET  PAREI  CKED  ROVEI | Sandra BY Sandra D BY Michae             | Roone Roone                 | y<br>y |        | MIC SEI          | DI<br>CROC | 6<br>EFEN<br>CIRCI              | FA AC             | BUPPL<br>UMBI<br>D://ww     | y CE<br>US, O<br>vw.ds      | NTER<br>OHIO<br>scc.dl  | 11 R COL 43210 a.mil  | 12<br>-UMB<br>6 | 13<br>SUS          |      |
| SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A  STA MICRO DRA  THIS DRAWII FOR U DEPA AND AGEN DEPARTMEN | NDAF<br>DCIRO<br>AWIN<br>NG IS A<br>USE BY A<br>RTMEN<br>NCIES O                 | RD<br>CUIT<br>G<br>VAILAI<br>ALL<br>ITS<br>OF THE | Ē      | SHE PREI    | CKED  ROVEI  WING       | Sandra BY Sandra D BY Michae APPRO 96-0  | Roone Roone I A. Fry DVAL D | y<br>y |        | MIC<br>SEI<br>MC | DI<br>CROC | EFEN<br>CIRCI<br>, DAT<br>ITHIC | FA AC             | BUPPLUMBIO://ww             | y CE<br>US, O<br>vw.ds      | NTER<br>OHIO<br>SCC. dl | COL<br>43216<br>a.mil | 12<br>-UMB<br>6 | 13<br>SUS<br>2-BIT |      |

# 1. SCOPE

- 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN.
  - 1.2 PIN. The PIN is as shown in the following example:



- 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.
  - 1.2.2 <u>Device type</u>. The device type identify the circuit function as follows:

| Device type | Generic number | Circuit function                                  |
|-------------|----------------|---------------------------------------------------|
| 01          | AD7890-10      | 8-channel, 12-bit serial, data acquisition system |

1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows:

<u>Device class</u> <u>Device requirements documentation</u>

M Vendor self-certification to the requirements for MIL-STD-883 compliant, non-

JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A

Q or V Certification and qualification to MIL-PRF-38535

1.2.4 Case outline(s). The case outline(s) are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style |
|----------------|------------------------|------------------|---------------|
| J              | GDIP1-T24 or CDIP2-T24 | 24               | Dual-in-line  |
| 1              | GDIP3-T24 or CDIP4-T24 | 24               | Dual-in-line  |

1.2.5 <u>Lead finish</u>. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.

| STANDARD             |  |  |  |  |  |  |
|----------------------|--|--|--|--|--|--|
| MICROCIRCUIT DRAWING |  |  |  |  |  |  |

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000

| SIZE<br><b>A</b> |                     | 5962-95615 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>C | SHEET 2    |

## 1.3 Absolute maximum ratings. 1/

| V <sub>DD</sub> to AGND                                 | -0.3 V dc to +7 V dc                             |
|---------------------------------------------------------|--------------------------------------------------|
| V <sub>DD</sub> to DGND                                 | -0.3 V dc to +7 V dc                             |
| Analog input voltage to AGND                            | ±17 V dc                                         |
| Reference input voltage to AGND                         | $-0.3 \text{ V dc to V}_{DD} + 0.3 \text{ V dc}$ |
| Digital input voltage to DGND                           |                                                  |
| Digital output voltage to DGND                          | $-0.3 \text{ V dc to V}_{DD} + 0.3 \text{ V dc}$ |
| Junction temperature (T <sub>J</sub> )                  | +150°C                                           |
| Power dissipation (P <sub>D</sub> )                     | 450 mW                                           |
| Thermal resistance, junction-to-ambient $(\theta_{JA})$ | 70°C/W                                           |
| Thermal resistance, junction-to-case (θ <sub>JC</sub> ) | See MIL-STD-1835                                 |
| Lead temperature (soldering, 10 seconds)                |                                                  |
| <b>3</b> , ,                                            |                                                  |

#### 1.4 Recommended operating conditions.

Ambient operating temperature range.....-55°C to +125°C

## 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those listed in the issue of the Department of Defense Index of Specifications and Standards (DoDISS) and supplement thereto, cited in the solicitation.

## **SPECIFICATION**

## DEPARTMENT OF DEFENSE

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

## **STANDARDS**

## DEPARTMENT OF DEFENSE

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

## **HANDBOOKS**

## DEPARTMENT OF DEFENSE

MIL-HDBK-103 - List of Standard Microcircuit Drawings.

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Unless otherwise indicated, copies of the specification, standards, and handbooks are available from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

1/ Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-95615 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>C | SHEET 3    |

## 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M.
  - 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.4 herein.
  - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 1.
  - 3.2.3 Ideal input/output table. The ideal input/output table shall be as specified on figure 2.
- 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full ambient operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are defined in table I.
- 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A.
- 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A.
- 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 <u>Notification of change for device class M.</u> For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-PRF-38535, appendix A.
- 3.9 <u>Verification and review for device class M.</u> For device class M, DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.
- 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 81 (see MIL-PRF-38535, appendix A).

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-95615 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>C | SHEET 4    |

TABLE I. <u>Electrical performance characteristics</u>.

| Test                                                         | Symbol           | Conditions $\underline{1}/$<br>-55°C $\leq$ T <sub>A</sub> $\leq$ +125°C<br>unless otherwise specified | Group A<br>subgroups | Device<br>type | Lir | nits | Unit |
|--------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------|----------------------|----------------|-----|------|------|
|                                                              |                  |                                                                                                        |                      |                | Min | Max  |      |
| Signal to noise + distortion ratio                           | SNR              | $f_{IN}$ = 10 kHz sine wave,<br>$f_{SAMPLE}$ = 100 kHz<br>$V_{DD}$ = +4.75 V dc                        | 1, 2, 3              | 01             | 70  |      | dB   |
| Total harmonic distortion                                    | THD              | $f_{IN}$ = 10 kHz sine wave,<br>$f_{SAMPLE}$ = 100 kHz<br>$V_{DD}$ = +4.75 V dc                        | 1, 2, 3              | 01             |     | 77   | dB   |
| Peak harmonic or spurious distortion                         | PHN              | f <sub>IN</sub> = 10 kHz sine wave,<br>f <sub>SAMPLE</sub> = 100 kHz                                   | 1, 2, 3              | 01             |     | 78   | dB   |
| Channel-to-channel isolation                                 | CI               | $f_{IN}$ = 10 kHz sine wave,<br>$V_{DD}$ = +4.75 V dc                                                  | 1, 2, 3              | 01             |     | 80   | dB   |
| Resolution                                                   | RES              |                                                                                                        | 1, 2, 3              | 01             |     | 12   | Bits |
| Minimum resolution for which no missing codes are guaranteed | MRES             |                                                                                                        | 1, 2, 3              | 01             |     | 12   | Bits |
| Relative accuracy                                            | RA               |                                                                                                        | 1, 2, 3              | 01             |     | ±1   | LSB  |
| Differential nonlinearity                                    | DNL              |                                                                                                        | 1, 2, 3              | 01             |     | ±1   | LSB  |
| Positive full-scale error                                    | PFSE             |                                                                                                        | 1, 2, 3              | 01             |     | ±2.5 | LSB  |
| Full-scale error match 2/                                    | FSE              |                                                                                                        | 1, 2, 3              | 01             |     | 2    | LSB  |
| Negative full-scale error                                    | NFSE             | V <sub>DD</sub> = +4.75 V dc                                                                           | 1, 2, 3              | 01             |     | ±2   | LSB  |
| Bipolar zero error                                           | BZE              |                                                                                                        | 1, 2, 3              | 01             |     | ±5   | LSB  |
| Bipolar zero error match                                     | BZEM             |                                                                                                        | 1, 2, 3              | 01             |     | 2    | LSB  |
| Input voltage range                                          | V <sub>IN</sub>  |                                                                                                        | 1, 2, 3              | 01             | -10 | +10  | V    |
| Input resistance                                             | R <sub>IN</sub>  |                                                                                                        | 1, 2, 3              | 01             | 20  |      | kΩ   |
| Mux out output voltage range                                 | V <sub>OUT</sub> |                                                                                                        | 1, 2, 3              | 01             | 0   | 2.5  | V    |

See footnotes at end of table.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-95615 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |                  | C              | 5          |

TABLE I. <u>Electrical performance characteristics</u> - continued.

| Test                       | Symbol            | Conditions $\underline{1}/$<br>-55°C $\leq$ T <sub>A</sub> $\leq$ +125°C<br>unless otherwise specified                                                   | Group A subgroups | Device<br>type | Limits |       | Unit |
|----------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------|--------|-------|------|
|                            |                   |                                                                                                                                                          |                   |                | Min    | Max   |      |
| Mux out output resistance  | R <sub>OUT</sub>  |                                                                                                                                                          | 1, 2, 3           | 01             | 3      | 5     | kΩ   |
| SHA IN input voltage range | $V_{SIN}$         |                                                                                                                                                          | 1, 2, 3           | 01             | 0      | 2.5   | V    |
| SHA IN input current       | I <sub>SIN</sub>  | V <sub>SIN</sub> = 2.49 V                                                                                                                                | 1, 2, 3           | 01             | -50    | +50   | nA   |
| REF IN input voltage range | $V_{RIN}$         |                                                                                                                                                          | 1, 2, 3           | 01             | 2.375  | 2.625 | V    |
| Input impedance            | R <sub>RIN</sub>  | Resistor connected to internal reference node                                                                                                            | 1, 2, 3           | 01             | 1.6    |       | kΩ   |
| REF OUT voltage            | V <sub>ROUT</sub> |                                                                                                                                                          | 1                 | 01             | 2.49   | 2.510 | V    |
|                            |                   |                                                                                                                                                          | 2, 3              |                | 2.475  | 2.525 |      |
| Logic input high voltage   | V <sub>INH</sub>  | V <sub>DD</sub> = 5 V ±5%                                                                                                                                | 1, 2, 3           | 01             | 2.4    |       | V    |
| Input low voltage          | $V_{INL}$         | V <sub>DD</sub> = 5 V ±5%                                                                                                                                | 1, 2, 3           | 01             |        | 0.8   | V    |
| Input current              | I <sub>IN</sub>   | V <sub>IN</sub> = 0 V to V <sub>DD</sub>                                                                                                                 | 1, 2, 3           | 01             | -10    | +10   | μА   |
| Output high voltage        | V <sub>OH</sub>   | $I_{SOURCE} = 200 \mu A, V_{DD} = 4.75 V$                                                                                                                | 1, 2, 3           | 01             | 4      |       | V    |
| Output low voltage         | V <sub>OL</sub>   | $I_{SINK} = 1.6 \text{ mA}, V_{DD} = 4.75 \text{ V}$                                                                                                     | 1, 2, 3           | 01             |        | 0.4   | V    |
| Conversion time 3/         | t <sub>CONV</sub> | $\begin{split} f_{\text{CLKIN}} &= 2.5 \text{ MHz}, \text{ V}_{\text{DD}} = 4.75 \text{ V}, \\ \text{MUX OUT connected to SHA} \\ \text{IN} \end{split}$ | 9, 10, 11         | 01             |        | 5.9   | μs   |
| Supply voltage             | $V_{DD}$          | ±5% for specified performance                                                                                                                            | 1, 2, 3           | 01             |        | 5     | V    |
| Supply current 4/          | I <sub>DD</sub>   | Logic inputs = 0 V or V <sub>DD</sub>                                                                                                                    | 1, 2, 3           | 01             |        | 10    | mA   |
| Power dissipation          | P <sub>D</sub>    |                                                                                                                                                          | 1, 2, 3           | 01             |        | 50    | mW   |

See footnotes at end of table.

| MICROCIRCUIT DRAWING                                     | Α |                     | 5962-95615 |
|----------------------------------------------------------|---|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 |   | REVISION LEVEL<br>C | SHEET<br>6 |

| TABLE I. | Electrical | performance of | characteristics | - continued. |
|----------|------------|----------------|-----------------|--------------|
|          |            |                |                 |              |

|                                                            |                      |                                                                                                                                        | T                 | 1              |                             |                             |      |
|------------------------------------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------|-----------------------------|-----------------------------|------|
| Test                                                       | Symbol               | Conditions $\underline{1}/, \underline{3}/, \underline{5}/$<br>-55°C $\leq$ T <sub>A</sub> $\leq$ +125°C<br>unless otherwise specified | Group A subgroups | Device<br>type | Lin                         | nits                        | Unit |
|                                                            |                      |                                                                                                                                        |                   |                | Min                         | Max                         |      |
| Master clock frequency 6/                                  | f <sub>CLKIN</sub>   |                                                                                                                                        | 9, 10, 11         | 01             | 0.1                         | 2.5                         | MHz  |
| Master clock input low time                                | t <sub>CLKINL</sub>  |                                                                                                                                        | 9, 10, 11         | 01             | 0.3 x<br>t <sub>CLKIN</sub> |                             | ns   |
| Master clock input high time                               | t <sub>CLKINH</sub>  |                                                                                                                                        | 9, 10, 11         | 01             | 0.3 x<br>t <sub>CLKIN</sub> |                             | ns   |
| Digital output rise time 7/                                | t <sub>R</sub>       |                                                                                                                                        | 9, 10, 11         | 01             |                             | 25                          | ns   |
| Digital output fall time 7/                                | t <sub>F</sub>       |                                                                                                                                        | 9, 10, 11         | 01             |                             | 25                          | ns   |
| Conversion time                                            | t <sub>CONVERT</sub> |                                                                                                                                        | 9, 10, 11         | 01             |                             | 5.9                         | μs   |
| CONVST pulse width                                         | t <sub>CST</sub>     |                                                                                                                                        | 9, 10, 11         | 01             | 100                         |                             | ns   |
| RFS low to SCLK falling edge                               | t <sub>1</sub>       |                                                                                                                                        | 9, 10, 11         | 01             |                             | t <sub>CLKINH</sub><br>+ 50 | ns   |
| RFS low to valid delay 8/                                  | t <sub>2</sub>       |                                                                                                                                        | 9, 10, 11         | 01             |                             | 25                          | ns   |
| SCLK high pulse width                                      | t <sub>3</sub>       |                                                                                                                                        | 9, 10, 11         | 01             |                             | t <sub>CLKINH</sub>         | ns   |
| SCLK low pulse width                                       | t <sub>4</sub>       |                                                                                                                                        | 9, 10, 11         | 01             |                             | t <sub>CLKINL</sub>         | ns   |
| SCLK rising edge to data valid delay 8/                    | t <sub>5</sub>       |                                                                                                                                        | 9, 10, 11         | 01             |                             | 20                          | ns   |
| SCLK rising edge to RFS delay                              | t <sub>6</sub>       |                                                                                                                                        | 9, 10, 11         | 01             |                             | 40                          | ns   |
| Bus relinquish time after rising edge of SCLK <u>9</u> /   | t <sub>7</sub>       |                                                                                                                                        | 9, 10, 11         | 01             |                             | 50                          | ns   |
| TFS low to SCLK falling edge                               | t <sub>8</sub>       |                                                                                                                                        | 9, 10, 11         | 01             | 0                           | t <sub>CLKIN</sub><br>+ 50  | ns   |
| Data valid to TFS falling edge setup time (A2 address bit) | t <sub>9</sub>       |                                                                                                                                        | 9, 10, 11         | 01             | 0                           |                             | ns   |
| Data valid to SCLK falling edge setup time                 | t <sub>10</sub>      |                                                                                                                                        | 9, 10, 11         | 01             | 20                          |                             | ns   |

See footnotes at end of table.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-95615 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |                  | C              | 7          |

TABLE I. <u>Electrical performance characteristics</u> - continued.

| Test                                                     | Symbol           | Conditions $\underline{1}/, \underline{3}/, \underline{5}/$<br>-55°C $\leq$ T <sub>A</sub> $\leq$ +125°C<br>unless otherwise specified | Group A subgroups | Device<br>type | Lim | nits | Unit |
|----------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------|-----|------|------|
|                                                          |                  |                                                                                                                                        | -                 |                | Min | Max  |      |
| Data valid to SCLK falling edge hold time                | t <sub>11</sub>  |                                                                                                                                        | 9, 10, 11         | 01             | 10  |      | ns   |
| TFS to SCLK falling edge hold time                       | t <sub>12</sub>  |                                                                                                                                        | 9, 10, 11         | 01             | 20  |      | ns   |
| RFS low to SCLK falling edge setup time                  | t <sub>13</sub>  |                                                                                                                                        | 9, 10, 11         | 01             | 20  |      | ns   |
| RFS low to data valid delay <u>8</u> /                   | t <sub>14</sub>  |                                                                                                                                        | 9, 10, 11         | 01             |     | 40   | ns   |
| SCLK high pulse width                                    | t <sub>15</sub>  |                                                                                                                                        | 9, 10, 11         | 01             | 50  |      | ns   |
| SCLK low pulse width                                     | t <sub>16</sub>  |                                                                                                                                        | 9, 10, 11         | 01             | 50  |      | ns   |
| SCLK rising edge to data valid delay 8/                  | t <sub>17</sub>  |                                                                                                                                        | 9, 10, 11         | 01             |     | 35   | ns   |
| RFS to SCLK falling edge hold time                       | t <sub>18</sub>  |                                                                                                                                        | 9, 10, 11         | 01             | 20  |      | ns   |
| Bus relinquish time after rising edge of RFS             | t <sub>19</sub>  |                                                                                                                                        | 9, 10, 11         | 01             |     | 50   | ns   |
| Bus relinquish time after rising edge of SCLK <u>9</u> / | t <sub>19A</sub> |                                                                                                                                        | 9, 10, 11         | 01             |     | 90   | ns   |
| TFS low to SCLK falling edge setup time                  | t <sub>20</sub>  |                                                                                                                                        | 9, 10, 11         | 01             | 20  |      | ns   |
| Data valid to SCLK falling edge setup time               | t <sub>21</sub>  |                                                                                                                                        | 9, 10, 11         | 01             | 10  |      | ns   |
| Data valid to SCLK falling edge hold time                | t <sub>22</sub>  |                                                                                                                                        | 9, 10, 11         | 01             | 15  |      | ns   |
| TFS low to SCLK falling edge hold time                   | t <sub>23</sub>  |                                                                                                                                        | 9, 10, 11         | 01             | 40  |      | ns   |

- $\underline{1}/V_{DD}$  = +5.25 V, AGND = DGND = 0 V, REF IN = +2.5 V,  $f_{CLKIN}$  = 2.5 MHz external, MUX OUT connected to SHA IN.
- 2/ Full-scale error match applied to both positive and negative full scale.
  3/ Subgroups 9, 10, and 11 are tested initially and after any changes whi Subgroups 9, 10, and 11 are tested initially and after any changes which may affect these parameters. See figures 3 and 4.
- Analog inputs must be at 0 V to achieve correct power-down current.
- All input signals are specified with  $t_r = t_f = 5$  ns (10% to 90% of 5 V) and timed from a voltage level of 1.6 V. Tested initially and after any design changes which may affect these parameters.
- Production tested with f<sub>CLKIN</sub> at 2.5 MHz. It is guaranteed by characterization to operate at 100 kHz.
- Specified using 10% and 90% points on waveform of interest.
- These numbers are measured with the load circuit of figure 3 and defined as the time required for the output to cross 0.8 V or 2.4 V.
- These numbers are derived from the measured time taken by the data output to change 0.5 V when loaded with the circuit of figure 3. The measured number is then extrapolated back to remove effects of charging or discharging the 50 pF capacitor. This means that the times quoted in the timing characteristics are the true bus relinquish times of the part and as such are independent of external bus loading capacitances.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-95615 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>C | SHEET 8    |

| Device type        | 01               |
|--------------------|------------------|
| Case outlines      | J and L          |
| Terminal<br>number | Terminal symbol  |
| 1                  | AGND             |
| 2                  | SMODE            |
| 3                  | DGND             |
| 4                  | $C_{EXT}$        |
| 5                  | CONVST           |
| 6                  | CLK IN           |
| 7                  | SCLK             |
| 8                  | TFS              |
| 9                  | RFS              |
| 10                 | DATA OUT         |
| 11                 | DATA IN          |
| 12                 | $V_{DD}$         |
| 13                 | MUX OUT          |
| 14                 | SHA IN           |
| 15                 | AGND             |
| 16                 | $V_{\text{IN1}}$ |
| 17                 | $V_{\text{IN2}}$ |
| 18                 | $V_{IN3}$        |
| 19                 | $V_{IN4}$        |
| 20                 | $V_{\text{IN5}}$ |
| 21                 | $V_{IN6}$        |
| 22                 | $V_{IN7}$        |
| 23                 | $V_{IN8}$        |
| 24                 | REF OUT/REF IN   |

FIGURE 1. <u>Terminal connections</u>.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-95615 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |                  | C              | 9          |

| Analog Input                  | Digital output code transition |
|-------------------------------|--------------------------------|
| +FSR/2 – 1 LSB (9.995117 V)   | 011 110 to 011 111             |
| +FSR/2 - 2 LSBs (9.990234 V)  | 011 101 to 011 110             |
| +FSR/2 - 3 LSBs (9.985352 V)  | 011 100 to 011 101             |
|                               |                                |
| AGND + 1 LSB (0.004883 V)     | 000 000 to 000 000             |
| AGND (0.000000 V)             | 111 111 to 000 000             |
| AGND - 1 LSB (0.004883 V)     | 111 110 to 111 111             |
|                               |                                |
| -FSR/2 + 3 LSBs (-9.985352 V) | 100 010 to 100 011             |
| -FSR/3 + 2 LSBs (-9.990234 V) | 100 001 to 100 010             |
| -FSR/2 + 1 LSB (-9.995117 V)  | 100 000 to 000 000             |

FIGURE 2. Ideal in/output code table.



FIGURE 3. Load circuit for access time and bus relinquish time.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-95615 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |                  | C              | 10         |





FIGURE 4. <u>Timing waveforms</u>.

| STANDARD MICROCIRCUIT DRAWING  | SIZE<br><b>A</b> |                | 5962-95615 |
|--------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000      |                  | C              | 11         |



CONVST USED STATUS SIGNAL IN EXTERNAL CLOCKING MODE



SELF-CLOCKING (MASTER) MODE OUTPUT REGISTER READ

FIGURE 4. Timing waveforms - continued.

| STANDARD MICROCIRCUIT DRAWING  | SIZE<br><b>A</b> |                | 5962-95615 |
|--------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000      |                  | C              | 12         |



SELF-CLOCKING (MASTER) MODE CONTROL REGISTER WRITE



EXTERNAL CLOCKING (SLAVE) MODE OUTPUT REGISTER READ



EXTERNAL CLOCKING (SLAVE) MODE CONTROL REGISTER WRITE

FIGURE 4. Timing waveforms - continued.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-95615 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |                  | C              | 13         |

## 4. QUALITY ASSURANCE PROVISIONS

- 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection.

#### 4.2.1 Additional criteria for device class M.

- a. Burn-in test, method 1015 of MIL-STD-883.
  - (1) Test condition A, B, C, D, or E. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015.
  - (2)  $T_A = +125^{\circ}C$ , minimum.
- b. Interim and final electrical test parameters shall be as specified in table II herein.

#### 4.2.2 Additional criteria for device classes Q and V.

- a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883.
- b. Interim and final electrical test parameters shall be as specified in table II herein.
- c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B.
- 4.3 <u>Qualification inspection for device classes Q and V.</u> Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).
- 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).

# 4.4.1 Group A inspection.

- a. Tests shall be as specified in table II herein.
- b. Subgroups 4, 5, 6, 7, and 8 in table I, method 5005 of MIL-STD-883 shall be omitted.
- c. Subgroups 9, 10, 11 are tested initially and after any design changes which may affect the parameters in those subgroups.
- 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table II herein.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-95615 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |                  | C              | 14         |

## TABLE II. Electrical test requirements.

|                              | Subgroups                       | Subg                            | roups                           |  |
|------------------------------|---------------------------------|---------------------------------|---------------------------------|--|
| Test requirements            | (in accordance with             | (in accord                      | lance with                      |  |
| restrequiements              | MIL-STD-883,                    | MIL-PRF-38                      | 535, table III)                 |  |
|                              | method 5005, table I)           |                                 |                                 |  |
|                              | Device                          | Device                          | Device                          |  |
|                              | class M                         | class Q                         | class V                         |  |
| Interim electrical           | 4 0 0                           | 4 0 0                           | 4 0 0                           |  |
| parameters (see 4.2)         | 1, 2, 3                         | 1, 2, 3                         | 1, 2, 3                         |  |
| Final electrical             | 1, 2, 3, <u>1</u> /, <u>2</u> / | 1, 2, 3, <u>1</u> /, <u>2</u> / | 1, 2, 3, <u>1</u> /, <u>2</u> / |  |
| parameters (see 4.2)         | 9, 10, 11                       | 9, 10, 11                       | 9, 10, 11                       |  |
| Group A test                 | 1, 2, 3, <u>2</u> /             | 1, 2, 3, <u>2</u> /             | 1, 2, 3, <u>2</u> /             |  |
| requirements (see 4.4)       | 9, 10, 11                       | 9, 10, 11                       | 9, 10, 11                       |  |
| Group C end-point electrical | 1, 2, 3                         | 1, 2, 3                         | 1 2 2                           |  |
| parameters (see 4.4)         | 1, 2, 3                         | 1, 2, 3                         | 1, 2, 3                         |  |
| Group D end-point electrical | 1 2 2                           | 1 2 2                           | 1 2 2                           |  |
| parameters (see 4.4)         | 1, 2, 3                         | 1, 2, 3                         | 1, 2, 3                         |  |
| Group E end-point electrical |                                 |                                 |                                 |  |
| parameters (see 4.4)         |                                 |                                 |                                 |  |

- 1/ PDA applies to subgroup 1.
- 2/ Subgroups 9, 10, 11 are tested initially and after any design changes which may affect the parameters in those subgroups.
- 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883:
  - a. Test condition A, B, C, D, or E. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883.
  - b.  $T_A = +125^{\circ}C$ , minimum.
  - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.
- 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883.
  - 4.4.3 <u>Group D inspection</u>. The group D inspection end-point electrical parameters shall be as specified in table II herein.
- 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein).
  - a. End-point electrical parameters shall be as specified in table II herein.
  - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table II herein.
  - When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-95615 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |                  | C              | 15         |

# 5. PACKAGING

5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.

#### 6. NOTES

- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.1.1 Replaceability. Microcircuits covered by this drawing will replace the same generic device covered by a contractor prepared specification or drawing.
  - 6.1.2 Substitutability. Device class Q devices will replace device class M devices.
- 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.
- 6.3 <u>Record of users</u>. Military and industrial users should inform Defense Supply Center Columbus when a system application requires configuration control and which SMD's are applicable to that system. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0544.
- 6.4 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA , Columbus, Ohio 43216-5000, or telephone (614) 692-0547.
- 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331.
  - 6.6 Sources of supply.
- 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DSCC-VA and have agreed to this drawing.
- 6.6.2 <u>Approved sources of supply for device class M.</u> Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                | 5962-95615  |
|-------------------------------------------------------------|------------------|----------------|-------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL | SHEET<br>16 |

#### STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 01-09-20

Approved sources of supply for SMD 5962-95615 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535.

| Standard             | Vendor | Vendor          |
|----------------------|--------|-----------------|
| microcircuit drawing | CAGE   | similar         |
| PIN 1/               | number | PIN 2/          |
| 5962-9561501MLA      | 24355  | AD7890SQ-10/QML |
| 5962-9561501MJA      | 3/     |                 |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- 2/ Caution. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- 3/ Not available from an approved source.

Vendor CAGEVendor namenumberand address

24355 Analog Devices
Rt 1 Industrial Park
PO Box 9106
Norwood MA 0206

Norwood, MA 02062 Point of contact:

> Bay F-1 Raheen Ind. Estate Limerick, Ireland

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.