# Am7992B # Serial Interface Adapter (SIA) #### DISTINCTIVE CHARACTERISTICS - Compatible with IEEE 802.3/Ethernet/ Cheapernet specifications - Crystal/TTL oscillator controlled Manchester Encoder - Manchester Decoder acquires clock and data within four bit times with an accuracy of ±3 ns - Guaranteed carrier and collision detection squelch threshold limits - Carrier/collision detected for inputs greater than -275 mV - No carrier/collision for inputs less than -175 mV - Input signal conditioning rejects transient noise - Transients <10 ns for collision detector inputs - Transients <20 ns for carrier detector inputs</li> - Receiver decodes Manchester data with worst case ±19 ns of clock jitter (at 10 MHz) - TTL compatible host interface - Transmit accuracy +0.01% (without adjustments) #### **GENERAL DESCRIPTION** The Am7992B Serial Interface Adapter (SIA) is a Manchester Encoder/Decoder compatible with IEEE 802.3, Cheapernet and Ethernet specifications. In an IEEE 802.3/Ethernet application, the Am7992B interfaces the Am7990 Local Area Network Controller for Ethernet (LANCE) to the Ethernet transceiver cable, acquires clock and data within four bit times, and decodes Manchester data with worst case $\pm 19$ ns phase jitter at 10 MHz. SIA provides both guaranteed signal threshold limits and transient noise suppression circuitry in both data and collision paths to minimize false start conditions. #### **BLOCK DIAGRAM** Publication# 03378 Rev. I Amendment /0 Issue Date: May 1993 1-186 0257527 0033795 033 | ### **RELATED PRODUCTS** | Part No. | Description | | |----------|-----------------------------------------------------------|--| | Am7990 | Local Area Network Controller for Ethernet (LANCE) | | | Am7996 | IEEE 802.3/Ethernet/Cheapernet/Transceiver | | | Am79C900 | Integrated Local Area Communications Controller™ (ILACC™) | | # **CONNECTION DIAGRAMS** 033781-2 033781-3 ### Note: Pin 1 is marked for orientation. ### ORDERING INFORMATION # **Standard Products** AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: | Valid Combinations | | | | | |--------------------|--------------------------|--|--|--| | AM7992B | DC, DCB, JC,<br>JCTR, PC | | | | #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations and to check on newly released combinations. #### PIN DESCRIPTION #### CLSN # Collision (Output, TTL Active HIGH) Signals at the Collision± terminals meeting threshold and pulse width requirements will produce a logic HIGH at CLSN output. When no signal is present at Collision±, CLSN output will be LOW. #### RX # **Receive Data (Output)** A MOS/TTL output, recovered data. When there is no signal at Receive± and TEST is HIGH, RX is HIGH. RX is actuated with RCLK and remains active until RENA is deasserted at the end of message. During reception, RX is synchronous with RCLK and changes after the rising edge of RCLK. When TEST is LOW, RX is enabled. #### RENA # Receive Enable (Output, TTL Active HIGH) When there is no signal at Receive+ RENA is LOW. Signals meeting threshold and pulse width "on" requirements will produce a logic HIGH at RENA. When RENA is HIGH, Receive+ signals meeting threshold and pulse width "off" requirements will produce a LOW at RENA. # **RCLK** #### Receive Clock (Output) A MOS/TTL output, recovered clock. When there is no signal at Receive± and TEST is HIGH, RCLK is LOW. RCLK is activated 1/4 bit time after the second negative Manchester preamble clock transition at Receive±, and remains active until after an end of message. When TEST is LOW, RCLK is enabled and meets minimum pulse width specifications. #### TX ### Transmit (input) TTL-compatible input. When TENA is HIGH, signals at TX meeting setup and hold time to TCLK will be encoded as normal Manchester at Transmit+ and Transmit-. TX HIGH: Transmit+ is negative with respect to Transmit- for first half of data bit cell. TX LOW: Transmit+ is positive with respect to Transmit- for first half of data bit cell. #### **TENA** # Transmit Enable (Input) TTL-compatible input. Active HIGH data encoder enable. Signals meeting setup and hold time to TCLK will allow encoding of Manchester data from TX to Transmit+ and Transmit- #### **TCLK** # Transmit Clock (Output) MOS/TTL output. TCLK provides symmetrical HIGH and LOW clock signals at data rate for reference timing of data to be encoded. It also provides clock signals for the controller chip (Am7990 – LANCE) and an internal timing reference for receive path voltage controlled oscillators. # Transmit+, Transmit-Transmit (Outputs) A differential line output. This line pair is intended to operate into terminated transmission lines. For signals meeting setup and hold time to TCLK at TENA and TX, Manchester clock and data are outputted at Transmit+/ Transmit-. When operating into a 78 $\Omega$ terminated transmission line, signaling meets the required output levels and skew for both Ethernet and IEEE 802.3 drop cables. # Receive+, Receive-Receiver (Inputs) A differential input. A pair of internally biased line receivers consisting of a carrier detect receiver with offset threshold and noise filtering to detect the line activity, and a data recovery receiver with no offset for Manchester data decoding. # Collision+, Collision-Collision (Inputs) A differential input. An internally biased line receiver input with offset threshold and noise filtering. Signals at Collision± have no effect on data-path functions. #### **TSEL** # Transmit Mode Select (Output, Open Collector; Input, Sense Amplifier) with respect to Transmit-. TSEL LOW: Idle transmit state Transmit+ is positive TSEL HIGH: Idle transmit state Transmit+ and Transmit- are equal, providing "zero" differential to operate transformer cou- pled loads. When connected with an RC network, TSEL is held LOW during transmission. At the end of transmission the open collector output is disabled, allowing TSEL to rise and provide a smooth transmission from logic HIGH to "zero" differential idle. Delay and output return to zero are externally controlled by the RC network at TSEL and Transmit± load inductance. #### X1. X2 #### **Biased Crystal Oscillator (Input)** X1 is the input and X2 is the bypass port. When connected for crystal operation, the system clock which appears at TCLK is half the frequency of the crystal oscillator. X1 may be driven from an external source of two times the data rate. #### RF # Frequency Setting Voltage Controlled Oscillator (Vco) Loop Filter (Output) This loop filter output is a reference voltage for the receive path phase detector. It also is a reference for timing noise immunity circuits in the collision and receive enable path. Nominal reference Vco gain is 1.25 TCLK frequency MHz/V. ### PF ### Receive Path Vco Phase-Lock Loop Filter (Input) This loop filter input is the control for receive path loop damping. Frequency of the receive Vco is internally limited to transmit frequency $\pm 12\%$ . Nominal receive Vco gain is 0.25 reference Vco gain MHz/V. #### **TEST** # Test Control (Input) A static input that is connected to Vcc for Am7992B/Am7990 operation and to Ground for testing of Receive± path threshold and RCLK output high parameters. When TEST is grounded, RX is enabled and RCLK is enabled except during Clock acquisition when RCLK is HIGH. #### GND<sub>1</sub> **High Current Ground** #### GND<sub>2</sub> **Logic Ground** #### GND3 Voltage Controlled Oscillator Ground #### Vcc **High Current and Logic Supply** #### Vcc **Voltage Controlled Oscillator Supply** #### **FUNCTIONAL DESCRIPTION** The Am7992B Serial Interface Adapter (SIA) has three basic functions. It is a Manchester Encoder/line driver in the transmit path, a Manchester Decoder with noise filtering and quick lock-on characteristics in the receive path, and a signal detect/converter (10 MHz differential to TTL) in the collision path. In addition, the SIA provides the interface between the TTL logic environment of the Local Area Network Controller for Ethernet (LANCE) and the differential signaling environment in the transceiver cable. #### **Transmit Path** The transmit section encodes separate clock and NRZ data input signals meeting the set-up and hold time to TCLK at TENA and TX, into a standard Manchester II serial bit stream. The transmit outputs (Transmit+/Transmit-) are designed to operate into terminated transmission lines. When operating into a 78 $\Omega$ terminated transmission line, signaling meets the required output levels and skew for IEEE 802.3/Ethernet/ Cheapernet. Figure 1. Transmit Section # **Transmitter Timing and Operation** A 20 MHz fundamental mode crystal oscillator provides the basic timing reference in the SIA. It is divided by two to create the Transmit Clock reference (TCLK). Both 20 MHz and 10 MHz clocks are fed into the Manchester Encoder to generate the transitions in the encoded data stream. The 10 MHz clock, TCLK, is used by the SIA to internally synchronize Transmit (TX) data and Transmit Enable (TENA). TCLK is also used as a stable bit rate clock by the receive section of the SIA and by other devices in the system (the Am7990 LANCE uses TCLK to drive its internal state machine). The oscillator may use an external .005% crystal or an external TTL-level input as a reference which will achieve a transmit accuracy of .01% (no external adjustments are required). Transmission is enabled when TENA is activated. As long as TENA remains HIGH, signals at TX will be encoded as Manchester and will appear at Transmit+ and Transmit-. When TENA goes LOW, the differential transmit outputs go to one of two idle states determined by the circuit configuration of TSEL: TSEL HIGH: The idle state of Transmit± yields "zero" differential to operate transformer-coupled loads (see Figure 2, Transmitter Timing – End of Transmission waveform diagram and Typical Performance Curve diagram). TSEL LOW: In this idle state, Transmit+ is positive to Transmit- (logical HIGH) (see Figures and diagrams as referenced above). The End of Transmission – Return to Zero is determined by the external RX network at TSEL and by the load at Transmit±. VCC $R_1 \lessapprox 510 \qquad C_1 \implies 680 \text{ pF}$ $C_2 \implies 20 \text{ pF} \qquad R_2 \lessapprox 3K$ TSEL Pin 5 033781-6 A. TSEL LOW **B. TSEL HIGH** Figure 2. Transmit Mode Select (TSEL) Connection 033781-7 Figure 3. TTL Clock Driver Circuit for X1 ### SIA Oscillator ## Specification for External Crystal When using a crystal to drive the Am7992B oscillator, the following crystal specification should be used to ensure a transmit accuracy of 0.01%: | | Limit Min Nominal Max | | | Unit | | |----------------------------------------------------------------------|-----------------------|-------|-----|------|--| | | | | Max | | | | Resonant Frequency Error with C <sub>L</sub> = 50 pF | -50 | 0 | +50 | PPM | | | Change in Resonant Frequency Temperature with C <sub>L</sub> = 50 pF | -40 | | +40 | PPM | | | Parallel Resonant Frequency with CL= 50 pF | | 20 | | MHz | | | Motional Crystal Capacitance, C1 | | 0.022 | | pF | | Some crystal manufacturers have generated crystals to this specification. One such manufacturer is Reeves-Hoffman. Their ordering part number tor this crystal is RH#04-20423-312. Another manufacturer is Epson – Part #MA 506-200M-50 pF which is a surface-mounted crystal. #### Specification for External TTL Level When driving the oscillator from an external clock source, X2 must be left floating (unconnected). An external clock having the following characteristics must be used to ensure less than +0.5 ns jitter at Transmit+ (see the X1 Driven from External Source waveform diagram and the TTL Clock Driver Circuit for X1, Figure 3): Clock Frequency: 20 MHz ±0.01% Rise/Fall Time (tR/tr): <4 ns, monotonic X1 HIGH/LOW Time (tHIGH/tLow): > 20 ns X1 Falling Edge to Falling Edge Jitter: < ±0.2 ns at 1.5 V input ### **Receiver Path** The principle functions of the Receiver are to signal the LANCE that there is information on the receive pair, and separate the incoming Manchester-encoded data stream into clock and NRZ data. The Receiver section (see Figures 4 and 5) consists of two parallel paths. The receive data path is a zero threshold, wide bandwidth line receiver. The carrier path is an offset threshold bandpass detecting line receiver. Both receivers share common bias networks to allow operation over an input common mode range of 0 V to 5.5 V. Figure 4. Receiver Figure 5. Receiver Section Detail # Input Signal Conditioning The Carrier Receiver detects the presence of an incoming data packet by discerning and rejecting noise from expected Manchester data. It also controls the stop and start of the phase-lock loop during clock acquisition. In the Am7992B, clock acquisition requires a valid Manchester bit pattern of 1010 to lock on the incoming message (see Receive Timing — Start of Reception Clock Acquisition waveform diagram). Transient noise pulses less than 20 ns wide are rejected by the Carrier Receiver as noise and DC inputs more positive than -175 mV are also suppressed. Carrier is detected for input signal wider than 45 ns with amplitude more negative than -275 mV. When input amplitude and pulse width conditions are met at Receive±, RENA is asserted and a clock acquisition cycle is initiated. # **Clock Acquisition** When there is no activity at Receive± (receiver is idle), the receive oscillator is phase locked to TCLK. The first negative clock transition (first valid Manchester "0") after RENA is asserted interrupts the receive oscillator and presets the INTRCLK (internal clock) to the HIGH state. The oscillator is then restarted at the second Manchester "0" (bit time 4) and is phase locked to it. As a result, the SIA acquires the clock from the incoming Manchester bit stream in four bit times with "1010" Manchester bit pattern. The 10 MHz INTRCLK and INTPLLCLK are derived from the internal oscillator which runs at 4 times the data rate (40.0 MHz). The three clocks generated internally are utilized in the following manner: **INTRCLK**: After clock acquisition, INTRCLK strobes the incoming data at 1/4 bit time. Receive data path sets the input to the data decode register (Figure 5). INTPLLCLK: At clock acquisition, INTPLLCLK is phase locked to the incoming Manchester clock transition at Bit Cell Center (BCC). The transition at BCC is compared to INTPLLCLK and phase correction is applied to maintain INTRCLK at 1/4 bit time in the Manchester cell. INTCARR: From start to end of a message, INTCARR is active and establishes RENA Turn-off synchronously with RCLK rising edge. Internal carrier goes active when there is a negative transition that is more negative than –275 mV and has a pulse width greater or equal to 45 ns. Internal carrier goes inactive typically 155 ns after the last positive transition at Receive±. When TEST is strapped LOW, RCLK and RX are enabled 1/4 bit time after clock acquisition in bit cell 5. RX is at HIGH state when the receiver is idle and TEST is strapped HIGH (no RLCK). RX, however, is undefined when clock is acquired and may remain HIGH or change to LOW state whenever RCLK is enabled. At the 1/4 bit time of clock transition in bit cell 5, RCLK makes its first external transition. It also strobes the incoming fifth bit Manchester "1." RX may make a transition after the RCLK rising edge in bit cell 5, but its state is still undefined. The Manchester "1" at bit 5 is clocked to RX output at 1/4 bit time in bit cell 6. # **PLL Tracking** After clock acquisition, the INTPLLCLK is compared to the incoming transitions at BCC and the resulting phase error is applied to a correction circuit. This circuit ensures that INTPLLCLK remains locked on the received signal. Individual bit cell phase corrections of the Vco are limited to 10% of the phase difference between BCC and INTPLLCLK. Hence, input data jitter is reduced in RCLK by 10 to 1. # Carrier Tracking and End of Message The carrier receiver monitors Receive± input after RENA is asserted for an end of message. INTCARR deasserts typically 155 ns to 165 ns after the incoming message transitions positive. This initiates the end of reception cycle. INTCARR is strobed at 3/4 bit time by the falling edge of INTRCLK. The time delay from the last rising edge of the message to INTCARR deassert allows the last bit to be strobed by RCLK and transferred by the LANCE without an extra bit at the end of message. When RENA deasserts (see Receive Timing—End of Reception waveform diagrams), a RENA hold off timer inhibits RENA assertion for at least 120 ns. # **Data Decoding** The data receiver is a comparator with clocked output to minimize noise sensitivity to the Receive± inputs. Input error (VIRD) is less than ±35 mV to minimize sensitivity to input rise and fall time. RCLK strobes the data receiver output at 1/4 bit time to determine the value of the Manchester bit and clocks the data out at RX on the following RCLK. The data receiver also generates the signal used for phase detector comparison to the internal Am7992B Vcc. #### Differential I/O Terminations The differential input for the Manchester data (Receive±) is externally terminated by two 40.2 ohm ±1% resistors and one optional common-mode bypass capacitor. The differential input impedance, ZIDF and the common-mode input, ZICM. are specified so that the Ethernet specification for cable termination impedance is met using standard 1% resistor terminators. The Collision± differential inputs are terminated in exactly the same way as the receive inputs (see Figure 6). #### **Collision Detection** A transceiver detects collisions on the network and generates a 10 MHz signal at the Collision± inputs. This collision signal passes through an input stage which detects signal levels and pulse duration. When the signal is detected by the Am7992B it sets the CLSN line HIGH. This condition continues for approximately 160 ns after the last LOW-to-HIGH transition on Collision±. #### Notes: - 1. Connect R1, R2, C1, C2 for 0 differential nontransmit. Connect to ground for logic 1 differential nontransmit. - 2. Pin 20 shown for normal device operation. - 3. The inclusion of C4 and C5 is necessary to reduce the common-mode loading on certain transceivers which are direct counsed. - 4. C2 reduces the amount of noise from the power supply and crosstalk from RCLK that can be coupled from TSEL through to the transmit± outputs. Figure 6. External Component Diagram Am7992B #### **Jitter Tolerance Definition and Test** The Receive Timing-Start of Reception Clock Acquisition waveform diagram shows the internal timing relationships implemented for decoding Manchester data in the Am7992B. The Am7992B utilizes a clock capture circuit to align its internal data strobe with an incoming bit stream. The clock acquisition circuitry requires four valid bits with the values 1010. Clock is phase locked to the negative transition at BCC of the second "0" in the pattern. Since data is strobed at 1/4 bit time, Manchester transitions which shift from their nominal placement through 1/4 bit time will result in improperly decoded data. For IEEE 802.3/Ethernet, this results in the loss of a message. With this as the criteria for an error, a definition of "Jitter Handling" is: That peak deviation from nominal input transition approaching or crossing 1/4 bit cell position for which the Am7992B will properly decode data. Four events of signal are needed to adequately test the ability of the Am7992B to properly decode data from the Manchester bit stream. For each of the four events two time points within a received message are tested; (See Input Jitter Timing Waveforms): - 1. Jitter tolerance at clock acquisition, the measure of clock capture, (case 1–4). - Jitter tolerance within a message after the analogue PLL has reduced clock acquisition error to a minimum, (case 5–8). The four events to test are shown the Input Jitter Timing Waveform diagram. They are: - 1. BCC jitter for a 01 bit pattern - 2. BCC jitter for a 10 bit pattern - 3. BCB jitter for an 11 bit pattern - 4. BCB jitter for an X0 bit pattern The test signals utilized to jitter the input data are artificial in that they may not be realizable on networks (examples are cases 2, 3 and 4 at clock acquisition). However, each pattern relates to setup and hold time measurements for the data decode register (Figure 5). Receive+ and Receive- are driven with the inputs shown to produce the zero crossing distortion at the differential inputs for the applicable test. Case 4 and 8 require only a single zero to implement when tested at the end of message. Levels used to test jitter are within the common-mode and differential-mode range of the receive inputs and also are available from automatic test equipment. It is assumed that the incoming message is asynchronous with the local TCLK frequency for the Am7992B. This ensures that proper clock acquisition has been established with random phase and frequency error in incoming message. An additional condition placed on the jitter tolerance test is that it must meet all test requirements within 10 ms after power is applied. This forces the Am7992B crystal oscillator to start and lock the analogue PLL to within acceptable limits for receiving from a cold start. Case 1 of the test corresponds to the expected Manchester data at clock acquisition and average values for clock leading jitter tolerance are 21.5 ns. For cases 5 through 8, average values are 24.4 ns. Cases 5 through 8 are jittered at bit times 55 or 56 as applicable. The Am7992B, then, has on average 0.6 ns static phase error for the noise-free case. # **APPLICATION** Figure 7. Typical ETHERNET Node # **ABSOLUTE MAXIMUM RATINGS** Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ. # **OPERATING RANGES** # Commercial (C) Devices | Temperature (Tc) | 0°C to +70°C | |----------------------|---------------| | Supply Voltage (Vcc) | . +5.0 V ±10% | Operating ranges define those limits between which the functionality of the device is guaranteed. # DC CHARACTERISTICS over operating ranges unless otherwise specified | Parameter | | | | Co | m'i | 4 | | |-----------------|-------------------------------------------------------------------|-----------------------------------------------|--------------------|------|-------|------|--| | Symbol | arameter Description Test Conditions | | | Min | Max | Unit | | | Vон | Output HIGH Voltage RX,<br>RENA, CLSN, TCLK, RCLK | IOH = -1.0 mA, Vcc = Min | | 2.4 | | | | | Vol | Output LOW Voltage | IOL = 16 mA, Vcc = Min | | | 0.5 | ٧ | | | | RCLK, TSEL, TCLK, RENA, RX, CLSN | lot = 1 mA, Vcc = Min | | | 0.4 | ٧ | | | Voo | Differential Output Voltage TX+ > TX- for Vo | $R_L = 78 \Omega$ | | 550 | 770 | mV | | | | (Transmit+) – (Transmit-) $TX+ < TX- \text{ for } \overline{V_o}$ | | | -550 | -770 | mV | | | Vod off | Transmit Differential Output Idle Voltage | Vcc = Min, R <sub>L</sub> = 78 $\Omega$ | (Note 1) | -20 | 20 | mV | | | IOD OFF | Transmit Differential Output Idle Current | TSEL = HIGH | (Note 2) | -0.5 | 0.5 | mA | | | Vсмт | Transmit Output Common-Mode Voltage | $R_L = 78 \Omega$ , $V_{CC} = Min$ | | 0 | 5 | ٧ | | | Vodi | Transmit Differential Output Voltage<br>Imbalance Vo – Vo | | (Note 1) | | 20 | mV | | | ViH | Input HIGH Voltage TX, TENA | | | 2.0 | | > | | | Ін | Input HIGH Current TX, TENA, TEST | Vcc = Max, Vin = 2.7 V | | | +50 | μΑ | | | VIL | Input LOW Current TX, TENA | | | | 0.8 | > | | | l <sub>IL</sub> | Input LOW Current TX, TENA, TEST | Vcc = Max, Vin = 0.4 V | | | -400 | μΑ | | | VIRD | Differential Input Threshold (Receive Data) | V <sub>CM</sub> = 0 V, (Note 4) | Ceramic<br>Package | -35 | +35 | mV | | | | | | Plastic<br>Package | -65 | +65 | mV | | | VIRVD | Differential Mode Input Voltage Range (Receive ±/Collision ±) | (Note 3) | | -1.5 | +1.5 | ٧ | | | Virvo | Receive ± and Collision ± Common<br>Mode Voltage | (Note 2) | | 0 | 5.5 | ٧ | | | Vide | Differential Input Threshold to Detect Carrier | V <sub>CM</sub> = 0 V (Note 4) | | -175 | -275 | mV | | | lcc | Power Supply Current | Vcc = Max (Note 5) | | | 180 | mA | | | ViB | Input Breakdown Voltage (TX, TENA, TEST) | I <sub>I</sub> = 1 mA, V <sub>CC</sub> = Max | | 5.5 | | ٧ | | | Vic | Input Clamp Voltage | In = -18 mA, Vcc = Min | | | -1.2 | ٧ | | | Vodp | Undershoot Voltage on Transmit<br>Return to Zero (End of Message) | (Note 3) | | | -100 | mV | | | lsc | Short Circuit Current<br>RCLK, RX, TCLK, CLSN, RENA | Vcc = Max (Note 6) | | -40 | -150 | mA | | | RIDF | Differential Input Resistance | Vcc = 0 to Max (Note 3) | | 6 | | kΩ | | | RICM | Common Mode Input Resistance | Vcc = 0 to Max (Note 3) | | 1.5 | | kΩ | | | Vicm | Receive and Collision Input Bias Voltage | I <sub>IN</sub> = 0, V <sub>CC</sub> = Max | | 1.5 | 4.2 | V | | | lild | Receive and Collision Input LOW Current | V <sub>IN</sub> = -1 V, V <sub>CC</sub> = Max | | | -1.64 | mA | | | lihd | Receive and Collision Input HIGH Current | VIN = 6 V, VCC = Min | | | +1.10 | mA | | | lıнz | Receive and Collision Input HIGH<br>Current Power Off | VCC = 0, VIN = +6 V | | | 1.86 | mA | | | Інх | Oscillator (X1) Input HIGH Current | Vin = 2.4 V, Vcc = Max | | | +800 | μΑ | | | lıLX | Oscillator (X1) Input LOW Current | VIN = 0.4 V, Vcc = Max | | | -1.2 | mA | | | ViHX | Oscillator (X1) Input HIGH Voltage | (Note 3) | | 2.0 | | ٧ | | | VILX | Oscillator (X1) Input LOW Voltage | (Note 3) | | | 8.0 | ٧ | | Note: See notes following Switching Characteristics table. # SWITCHING CHARACTERISTICS over operating ranges unless otherwise specified | No. | Parameters | Description | Test Conditions | Min | Max | Unit | |----------|------------------|------------------------------------------------------------------------------|-----------------|-----|---------|--------| | Receive | er Specification | | | 1 | 1 | 3,,,,, | | 1 | trct | RCLK Cycle Time | | 85 | 118 | ns | | 2 | trch | RCLK HIGH Time | • | 38 | | ns | | 3 | TRCL | RCLK LOW Time | | 38 | <b></b> | ns | | 4 | trcr | RCLK Rise Time | | | 8 | ns | | 5 | trcf | RCLK Fall Time | | | 8 | ns | | 6 | trdr | RX Rise Time | (Note 8) | | 8 | ns | | 7 | trdf | RX Fall Time | | | 8 | ns | | 8 | troh | RX Hold Time (RCLK 1 to RX Change) | 7 | 5 | | ns | | 9 | tads | RX Prop Delay (RCLK 1 to RX Stable) | | ļ — | 25 | ns | | 10 | tорн | RENA Turn-On Delay (VIDC Max on Receive ± to RENAH) | | | 80 | ns | | 11 | tDPO | RENA Turn-On Delay (VIDC Min on Receive ± to RENAL) | (Note 9) | | 300 | ns | | 12 | tdpl | RENA LOW Time | (Note 10) | 120 | | ns | | 13 | trpwr | Receive ± Input Pulse Width to Reject ( Input > Vioc Max ) | | | 20 | ns | | 14 | trpwo | Receive ± Input Pulse Width to Turn-On ( Input > ViDC Max ) | (Note 4) | 45 | | ns | | 15 | trlt | Decoder Acquisition Time | 7 | | 450 | ns | | 16 | tREDH . | RENA Hold Time (RCLK 1 to RENAL) | | 40 | 80 | ns | | 17 | trpwn | Receive ± Input Pulse Width to Not Turn-Off INTCARR | | | 165 | ns | | Collisio | n Specification | | | | | | | 18 | tcpwa | Collision ± Input Pulse Width to Not Turn-On CLSN ( Input > VIDC Min ) | | | 10 | ns | | 19 | tcpwo | Collision ± Input Pulse Width to Turn-On CLSN ( Input > VIDC Max ) | (Note 4) | 26 | | ns | | 20 | tcpwe | Collision ± Input Pulse Width to Turn-Off CLSN ( Input > VIDC Max ) | (140(0 4) | 160 | | ns | | 21 | tcpwn | Collision ± Input Pulse Width to Not<br>Turn-Off CLSN ( Input < VIDC Max ) | | | 80 | пѕ | | 22 | tсрн | CLSN Turn-On Delay (VIDC Max on Collision ± to CLSNH) | | | 50 | ns | | 23 | tcpo | CLSN Turn-Off Delay (VIDC Max on Collision ± to CLSNL) | 7 | | 160 | ns | # **SWITCHING CHARACTERISTICS (continued)** | No. | Parameters | Description | Test Conditions | Min | Max | Unit | |--------|---------------------------|----------------------------------------------|----------------------|------|------|------| | Transm | Transmitter Specification | | | | | | | 24 | tTCL | TCLK LOW Time | (Note 11) | 45 | | ns | | 25 | тсн | TCLK HIGH Time | | 45 | | ns | | 26 | trcn | TCLK Rise Time | | | 8 | ns | | 27 | trcf | TCLK Rise Time | | | 8 | ns | | 28 | tTDS, TTES | TX and TENA Setup Time to TCLK | | 5 | | ns | | 29 | TOH, TTEH | TX and TENA Hold Time to TCLK | (Note 1) | 5 | | ns | | 30 | TOCE | Transmit ± Output, (Bit Cell Center to Edge) | | 49.5 | 50.5 | ns | | 31 | ton | TCLK HIGH to Transmit ± Output | | | 100 | ns | | 32 | tron | Transmit ± Output Rise Time | | | 4 | ns | | 33 | tTOF . | Transmit ± Output Fall Time | 20% – 80% | | 4 | ns | | 34 | tхтсн | X1 to TCLK Propagation Delay for HIGH | (N-17.0.40) | 5 | 18 | ns | | 35 | txtcl | X1 to TCLK Propagation Delay for LOW | - (Notes 7 & 12) | 5 | 18 | ns | | 36 | tEJ1 | Clock Acquisition Jitter Tolerance | Vcc = 5.0 V (Note 1) | 16 | 21.5 | ns | | 37 | tEJ51 | Jitter Tolerance After 50 Bit Times | Vcc = 5.0 V (Note 1) | 19 | 24.4 | ns | <sup>\*</sup>Min = 4.5 V, Max = 5.5 V, Tosc = 50 ns; in production test, all differential input test conditions are done single-ended, non-VIRD levels are forces on DUT for waveform swing (levels chosen are due to tester limitations) and a distortion-free preamble is applied to Receive± inputs. #### Notes: - 1. Tested but to values in excess of limits. Test accuracy not sufficient to allow screening guardbands. - 2. Correlated to other tested parameter; IOD OFF = VOD OFF/RL. - 3. Not tested. - 4. Test done by monitoring output functionally. - 5. Receive, Collision and Transmit functions are inactive: X1 driven by 20 MHz. - 6. Not more than one output should be shorted at a time. Duration of the short circuit test should not exceed one second. - 7. TCLK changes state on X1 rising edge, but initial state of TCLK is not defined. When TENA is High, TX data is Manchester encoded on the falling edge of X1 after the rising edge of TCLK. - 8. Assumes 50 pF capacitance loading on RCLK and RX. - 9. Test is done only for last BIT = 1, which is worst case. - 10. Test done from 0.8 V of falling to 2.0 V of rising edge. - 11. Test correlated to TTCH. - 12. Measured from 50% point of X1 driving the input in production test. # **KEY TO SWITCHING WAVEFORMS** | WAVEFORM | INPUTS | OUTPUTS | |-----------------|----------------------------------------|-----------------------------------------------------| | | Must be<br>Steady | Will be<br>Steady | | | May<br>Change<br>from H to L | Will be<br>Changing<br>from H to L | | | May<br>Change<br>from L to H | Will be<br>Changing<br>from L to H | | | Don't Care,<br>Any Change<br>Permitted | Changing,<br>State<br>Unknown | | <b>&gt;&gt;</b> | Does Not<br>Apply | Center<br>Line is High-<br>Impedance<br>"Off" State | KS000010 #### Notes: - A. Minimum Width > 45 ns. - B. RCLK = INTRCLK when TEST LOW. - C. RX undefined until bit time 5 (1st decoded bit). - D. Oscillator Interrupt may occur at 2nd INTRCLK after Bit 2 Clock Transition. - E. Timing Diagram does not include Internal Propagation Delays. - F. First valid data at RX (Bit 5). Receive Timing - Start of Reception Clock Acquisition Am7992B #### Notes: - A. INTCARR deasserts 1.55 bit times after last Receive± Rising Edge. - B. Start of Next Packet. Receive Timing - End of Reception (Last Bit = 0) A. INTCARR deasserts 1.55 bit times after last Receive± Rising Edge. Receive Timing - End of Reception (Last Bit = 1) #### Notes: - A. X1 20 MHz Sine Wave from Crystal Oscillator or driven with X1 driven from External Source Waveform. - B. TSEL connected as shown in Figure 2B. For Figure 2A, Transmit+ is HIGH when TENA is LOW. - C. When Idle Transmit ± Zero Differential is 1/2 (VH + VL). Transmit Timing - Start of Packet Transmit Timing – End of Transmission\* \*TSEL Components (see Figure 2B). See Typical Performance Curve for Response at End of Transmission with Inductive Loads. 1-206 Am7992B **■** 0257527 0033815 751 **■** # **Collision Timing** Transmit Timing (at start of packet) Receive± Input Pulse Width Timing Collision± Input Pulse Width Timing **RCLK and RX Timing** Note: A. Encode Manchester clock transition (BCC) at Point 'A' and bit cell edge (BCB) at point 'B'. \*See Specification for External TTL Level in Functional Description section. #### X1 Driven from External Source ### A. Case 1, 5 Data Bit Pattern 0, 1 Rising clock edge moved toward 1/4 bit cell RCLK data strobe. Case 1 uses bit 5, Case 5 uses bit 55. #### B. Case 2, 6 Data Bit Pattern 1, 0 Falling clock edge moved toward 1/4 bit cell RCLK data strobe. Case 2 uses bit 6, Case 6 uses bit 56. # C. Case 3, 7 Data Bit Pattern 1, 1 Falling bit cell edge moved toward 1/4 bit cell RCLK data strobe. Case 3 uses bit 6, Case 7 uses bit 56. #### D. Case 4, 8 Data Bit Pattern X, 0 Rising bit cell edge moved toward 1/4 bit cell RCLK data strobe. Case 4 uses bit 5, Case 8 uses bit 55. **Input Jitter Timing** ## TYPICAL PERFORMANCE CURVE End of Transmission - Differential Output Voltage\* # **SWITCHING TEST CIRCUITS** A. Test Load for RX, RENA, RCLK, TCLK, CLSN B. Transmit± Output C. Receive± and Collision± Input