SLLS178D - APRIL 1994 - REVISED FEBRUARY 2000

| ● Single-Chip and Single-Supply Interface for<br>IBM PC/AT <sup>™</sup> Serial Port                  | DB PACKAGE <sup>†</sup><br>(TOP VIEW)                                                                        |
|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| <ul> <li>Meets or Exceeds the Requirements of<br/>TIA/EIA-232-F and ITU v.11 Standards</li> </ul>    | V <sub>DD</sub> $\begin{bmatrix} 1 & 28 \end{bmatrix}$ C3+<br>C2+ $\begin{bmatrix} 2 & 27 \end{bmatrix}$ GND |
| <ul> <li>Operates With 3.3-V or 5-V Supplies</li> </ul>                                              | $V_{CC}$ [ 3 26 ] C3-                                                                                        |
| One Receiver Remains Active During                                                                   | C2- [] 4 25 [] V <sub>SS</sub>                                                                               |
| Standby (Wake-up Mode)                                                                               | EN 5 24 C1-                                                                                                  |
| Designed to Operate at 128 kbit/s Over a                                                             | C1+ 6 23 STBY                                                                                                |
| 3-m Cable                                                                                            |                                                                                                              |
| Low Standby Current 5 μA Max                                                                         | DIN2 [ 8 21 ] DOUT2<br>DIN3 [ 9 20 ] DOUT3                                                                   |
| <ul> <li>ESD Protection on RS-232 Pins Meets or</li> </ul>                                           | ROUT1   10 19   RIN1                                                                                         |
| Exceeds 4 kV (HBM) and 1.5 kV (HBM) on                                                               | ROUT2 11 18 RIN2                                                                                             |
| All Pins Per MIL-STD-883, Method 3015                                                                | ROUT3 🛛 12 17 🗍 RIN3                                                                                         |
| <ul> <li>External Capacitors 0.1 μF<br/>(V<sub>CC</sub> = 3.3 V Five External Capacitors)</li> </ul> | ROUT4 🛛 13 16 🛛 RIN4                                                                                         |
| $(V_{CC} = 5.5 \text{ V} \dots \text{Four External Capacitors})$                                     | ROUT5 14 15 RIN5                                                                                             |
| Accepts 5-V Logic Input With 3.3-V Supply                                                            | <sup>†</sup> The DB package is only                                                                          |
| Applications                                                                                         | available in left-ended tape and                                                                             |
| - RS-232 Interface                                                                                   | reel (order part number<br>SN75LV4737ADBR).                                                                  |
| <ul> <li>Battery-Powered Systems, PDAs</li> </ul>                                                    | /                                                                                                            |

- Notebook, Laptop, and Palmtop PCs
- External Modems and Hand-Held Terminals
- Packaged in Shrink Small-Outline Package

### description

The SN75LV4737A<sup>‡</sup> consists of three line drivers, five line receivers, and a charge-pump circuit. It provides the electrical interface between an asynchronous communication controller and the serial-port connector, and meets the requirements of TIA/EIA-232-F. This combination of drivers and receivers matches those needed for the typical serial port used in an IBM PC/AT or compatibles. The charge pump and five small external capacitors allow operation from a single 3.3-V supply, and four capacitors allow operation from a 5-V supply.

The device has flexible control options for power management when the serial port is inactive. A common disable for all of the drivers and receivers is provided with the active-high STBY input. The active-low  $\overline{EN}$  input is an enable for one receiver to implement a wake-up feature for the serial port. All the logic inputs can accept signals from controllers operating from a 5-V supply, even though the SN75LV4737A is operating from 3.3 V.

The SN75LV4737A is characterized for operation over the temperature range of 0°C to 70°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

<sup>‡</sup> Patent-pending design IBM and PC/AT are trademarks of International Business Machines Corporation.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2000, Texas Instruments Incorporated

#### SLLS178D - APRIL 1994 - REVISED FEBRUARY 2000

### **Function Tables**

| FACH  | DRIVER |
|-------|--------|
| LAOII |        |

| INP                            | UTS  | OUTPUT |  |  |  |  |  |
|--------------------------------|------|--------|--|--|--|--|--|
| DIN                            | STBY | DOUT   |  |  |  |  |  |
| Х                              | Н    | Z      |  |  |  |  |  |
| L                              | L    | н      |  |  |  |  |  |
| н                              | L    | L      |  |  |  |  |  |
| Open                           | L    | L      |  |  |  |  |  |
| H = high level, L = low level, |      |        |  |  |  |  |  |

X = irrelevant, Z = high impedance

#### EACH RECEIVER

|      |    | INPUTS | OUTPUTS   |       |             |  |  |
|------|----|--------|-----------|-------|-------------|--|--|
| STBY | EN | RIN5   | RIN1-RIN4 | ROUT5 | ROUT1-ROUT4 |  |  |
| Н    | Н  | Х      | Х         | Z     | Z           |  |  |
| н    | L  | Н      | Х         | L     | Z           |  |  |
| н    | L  | L      | х         | н     | Z           |  |  |
| L    | Х  | L      | L         | н     | Н           |  |  |
| L    | Х  | Н      | Н         | L     | L           |  |  |

H = high level, L = low level, X = irrelevant, Z = high impedance



SLLS178D - APRIL 1994 - REVISED FEBRUARY 2000

# logic diagram (positive logic)





SLLS178D – APRIL 1994 – REVISED FEBRUARY 2000

### schematics of inputs and outputs



### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub>                              |               |
|--------------------------------------------------------------|---------------|
| Positive output supply voltage, V <sub>DD</sub> (see Note 1) | 15 V          |
| Negative output supply voltage, V <sub>SS</sub>              | –15 V         |
| Input voltage range, V <sub>I</sub> : Driver                 | –3 V to 7 V   |
| Receiver                                                     |               |
| Output voltage range, V <sub>O</sub> : Driver                |               |
| Receiver                                                     | –0.3 V to 7 V |
| Package thermal impedance, $\theta_{JA}$ (see Note 2)        |               |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds |               |
| Storage temperature range, T <sub>stg</sub>                  |               |
|                                                              |               |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltages are with respect to network GND.

2. The package thermal impedance is calculated in accordance with JESD 51.



SLLS178D - APRIL 1994 - REVISED FEBRUARY 2000

### recommended operating conditions

|        |                                 |                                                                                                            |                         | MIN | NOM | MAX | UNIT |
|--------|---------------------------------|------------------------------------------------------------------------------------------------------------|-------------------------|-----|-----|-----|------|
| Vaa    | VCC Supply voltage              |                                                                                                            | V <sub>CC</sub> = 3.3 V | 3   | 3.3 | 3.6 | V    |
| vCC    |                                 |                                                                                                            | $V_{CC} = 5 V$          | 4.5 | 5   | 5.5 | V    |
|        | Driver high-level input voltage | DIN, EN, STBY                                                                                              | V <sub>CC</sub> = 3.3 V | 2   |     |     |      |
| VIH    |                                 | DIN                                                                                                        |                         | 2   |     |     | V    |
| - 11 1 |                                 | EN, STBY                                                                                                   | V <sub>CC</sub> = 5 V   | 2.5 |     |     |      |
| VIL    | Driver low-level input voltage  | DIN, EN, STBY                                                                                              | DIN, EN, STBY           |     |     | 0.8 | V    |
| VI     | Receiver input voltage          |                                                                                                            |                         |     |     | ±30 | V    |
|        | External capacitor              | 3.3-V operation (C1, C2, C3, C4, C5),<br>5-V operation (C1, C3, C4, C5),<br>See Note 3 and Figures 6 and 7 |                         | 0.1 |     |     | μF   |
| TA     | Operating free-air temperature  | •                                                                                                          |                         | 0   |     | 70  | °C   |

NOTE 3: C2 is needed only for 3.3-V operation.

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (see Figures 6 and 7) (unless otherwise noted)

| PARAMETER TEST CONDITIONS |                                               | CONDITIONS              | V <sub>CC</sub> = 3.3 V                          |     | V <sub>CC</sub> = 5 V |     |     | UNIT |      |      |
|---------------------------|-----------------------------------------------|-------------------------|--------------------------------------------------|-----|-----------------------|-----|-----|------|------|------|
|                           | FARAIVIETER                                   |                         |                                                  |     | TYP†                  | MAX | MIN | TYP† | MAX  | UNIT |
| VDD                       | Positive supply voltage                       | No load                 | No load                                          |     | 10                    |     | 7   | 8.7  |      | V    |
| VSS                       | Negative supply voltage                       | No load                 |                                                  |     | -9.5                  | -7  |     | -8   | -6   | V    |
| Ц                         | Input current (EN, STBY)                      | See Notes 4 and 5       |                                                  |     |                       | ±2  |     |      | ±2   | μΑ   |
|                           | Supply current                                |                         | STBY at GND,<br>EN at V <sub>CC</sub> or GND     | 8.4 | 10                    | 18  | 10  | 12   | 20.7 | mA   |
| ICC                       | Supply current (standby mode)<br>(see Note 4) | No load,<br>Inputs open | $\overline{\text{EN}}$ , STBY at V <sub>CC</sub> |     |                       | 5   |     |      | 5    | ۵    |
|                           | Supply current (wake-up mode)<br>(see Note 5) |                         | EN at GND,<br>STBY at V <sub>CC</sub>            |     |                       | 10  |     |      | 10   | μA   |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 3.3 V or V<sub>CC</sub> = 5 V, and T<sub>A</sub> = 25°C.

NOTES: 4. When standby mode is not used, STBY input must be taken low.

5. When wake-up mode is not used, EN input must be taken high.



SLLS178D – APRIL 1994 – REVISED FEBRUARY 2000

## DRIVER SECTION

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER       |                                           | TEST CONDITIONS                   |                   |     | TYP† | MAX | UNIT |
|-----------------|-------------------------------------------|-----------------------------------|-------------------|-----|------|-----|------|
| Vон             | High-level output voltage                 | $R_L = 3 k\Omega$                 |                   | 5.5 | 7    |     | V    |
| VOL             | Low-level output voltage                  | $R_L = 3 k\Omega$                 |                   |     | -6   | -5  | V    |
| Ιн              | High-level input current                  | $A^{I} = A^{CC}$                  |                   |     |      | 1   | μΑ   |
| ۱ <sub>IL</sub> | Low-level input current                   | V <sub>I</sub> at GND             |                   |     |      | -10 | μΑ   |
| 100             | Short-circuit output current (see Note 6) | V <sub>CC</sub> = 3.6 V,          | VO = 0 V          |     | ±15  | +40 | mA   |
| los             | Shon-circuit output current (see Note 6)  | V <sub>CC</sub> = 5.5 V,          | VO = 0 V          |     | ±15  | ±40 | ША   |
| r <sub>o</sub>  | Output resistance                         | $V_{CC} = V_{DD} = V_{SS} = 0 V,$ | $V_{O} = \pm 2 V$ | 300 | 500  |     | Ω    |

<sup>†</sup> All typical values are at  $V_{CC}$  = 3.3 V or  $V_{CC}$  = 5 V, and  $T_A$  = 25°C.

NOTE 6: Short-circuit durations should be controlled to prevent exceeding the device absolute maximum power dissipation ratings, and not more than one output should be shorted at a time.

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER TEST CONDITIONS |                                                   |                                                                    | NDITIONS                                                  | MIN | TYP <sup>†</sup> | MAX | UNIT |
|---------------------------|---------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------|-----|------------------|-----|------|
|                           | Propagation delay time, low- to high-level output |                                                                    | V <sub>CC</sub> = 3.3 V                                   | 100 | 500              | 850 | ns   |
| <sup>t</sup> PLH          | Propagation delay time, low- to high-level output | $C_{L} = 50 \text{ pF},$                                           | $V_{CC} = 5 V$                                            | 100 | 500              | 850 | 115  |
| to                        | Propagation delay time, high- to low-level output | $R_L = 3 k\Omega$ to 7 k $\Omega$ ,<br>See Figure 1                | V <sub>CC</sub> = 3.3 V                                   | 100 | 500              | 850 | ns   |
| <sup>t</sup> PHL          | Propagation delay time, high- to low-level output | Ũ                                                                  | $V_{CC} = 5 V$                                            | 100 | 500              | 850 | 115  |
| <sup>t</sup> PZH          | Output enable time to high level                  | C <sub>L</sub> = 50 pF,                                            | $R_L = 3 k\Omega$ to 7 k $\Omega$ ,                       |     | 1                | 5   | ms   |
| <sup>t</sup> PZL          | Output enable time to low level                   | See Figure 2                                                       |                                                           |     | 3                | 7   | ms   |
| 10.17                     | Output disable time from high level               |                                                                    | V <sub>CC</sub> = 3.3 V                                   |     | 0.9              | 3   |      |
| <sup>t</sup> PHZ          |                                                   | $C_L = 50 \text{ pF},$<br>$R_L = 3  \Omega \text{ to } 7  \Omega,$ | $V_{CC} = 5 V$                                            |     | 0.6              | 3   | μs   |
| to: 7                     | Output disable time from low level                | See Figure 2                                                       | V <sub>CC</sub> = 3.3 V                                   |     | 0.5              | 3   |      |
| <sup>t</sup> PLZ          | Output disable time norm low level                | Ű                                                                  | $V_{CC} = 5 V$                                            |     | 0.3              | 3   | μs   |
| SR                        | Slew rate                                         | C <sub>L</sub> = 50 pF,<br>See Figure 1                            | $R_L = 3 k\Omega$ to 7 k $\Omega$ ,                       | 4   |                  | 30  | V/µs |
| SR(tr)                    | Slew rate, transition region                      | C <sub>L</sub> = 2500 pF,<br>See Figure 3                          | $R_L = 3 \text{ k}\Omega \text{ to } 7 \text{ k}\Omega$ , | 3   |                  | 30  | V/µs |

<sup>†</sup> All typical values are at  $V_{CC}$  = 3.3 V or  $V_{CC}$  = 5 V, and  $T_A$  = 25°C.



SLLS178D - APRIL 1994 - REVISED FEBRUARY 2000

## **RECEIVER SECTION**

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                  | PARAMETER                                               | TEST CONDITIONS                        |                         |     | TYP† | MAX | UNIT |
|------------------|---------------------------------------------------------|----------------------------------------|-------------------------|-----|------|-----|------|
| VOH              | High-level output voltage                               |                                        | V <sub>CC</sub> = 3.3 V | 2.4 | 3    |     | V    |
|                  |                                                         | $I_{OH} = -2 \text{ mA}$               | $V_{CC} = 5 V$          | 3.5 | 5    |     | v    |
| VOL              | Low-level output voltage                                | $I_{OL} = 2 \text{ mA}$                |                         | 0.2 | 0.4  | V   |      |
| VIT+             | Positive-going input threshold voltage                  |                                        |                         |     | 2.2  | 2.6 | V    |
| V <sub>IT</sub>  | Negative-going input threshold voltage                  |                                        |                         | 0.6 | 1    |     | V    |
| V <sub>hys</sub> | Input hysteresis (V <sub>IT+</sub> – V <sub>IT</sub> _) |                                        |                         | 0.5 | 1.2  | 1.8 | V    |
| ri               | Input resistance                                        | $V_{I} = \pm 3 V \text{ to } \pm 25 V$ |                         | 3   | 5    | 7   | kΩ   |

<sup>†</sup> All typical values are at  $V_{CC}$  = 3.3 V or  $V_{CC}$  = 5 V, and  $T_A$  = 25°C.

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature, C<sub>L</sub> = 50 pF, R<sub>L</sub> = 3 k $\Omega$ to GND

| DADAMETED        |                                                                  | PARAMETER TEST V <sub>CC</sub> = 3.3 V |     | V   | UNIT |     |     |     |      |
|------------------|------------------------------------------------------------------|----------------------------------------|-----|-----|------|-----|-----|-----|------|
|                  | PARAMETER                                                        |                                        | MIN | TYP | MAX  | MIN | TYP | MAX | UNIT |
| <sup>t</sup> PLH | Propagation delay time, low- to high-level output                |                                        | 10  | 70  | 200  | 10  | 70  | 200 | ns   |
| <sup>t</sup> PHL | Propagation delay time, high- to low-level output                | ]                                      | 10  | 60  | 200  | 10  | 55  | 200 | ns   |
| <sup>t</sup> PLH | Propagation delay time, low- to high-level output (wake-up mode) | See Figure 4                           |     | 40  | 200  |     | 40  | 200 | μs   |
| <sup>t</sup> PHL | Propagation delay time, high- to low-level output (wake-up mode) |                                        |     | 90  | 500  |     | 70  | 500 | ns   |
| <sup>t</sup> PZH | Output enable time to high level                                 |                                        |     | 3   | 10   |     | 1.2 | 10  | μs   |
| <sup>t</sup> PZL | Output enable time to low level                                  | Soo Eiguro E                           |     | 100 | 250  |     | 60  | 250 | ns   |
| <sup>t</sup> PHZ | Output disable time from high level                              | See Figure 5                           | 100 | 200 | 600  | 100 | 150 | 600 | ns   |
| <sup>t</sup> PLZ | Output disable time from low level                               |                                        |     | 130 | 250  |     | 60  | 250 | ns   |



SLLS178D - APRIL 1994 - REVISED FEBRUARY 2000



## PARAMETER MEASUREMENT INFORMATION

NOTES: A. CL includes probe and jig capacitance.

B. The pulse generator has the following characteristics:  $Z_0 = 50 \Omega$ , 50% duty cycle,  $t_f \le 10$  ns.  $t_f \le 10$  ns.

#### Figure 1. Driver Propagation Delay Times and Slew Rate (5-µs Input)



NOTES: A.  $C_L$  includes probe and jig capacitance.

B. The pulse generator has the following characteristics:  $Z_O = 50 \Omega$ , 50% duty cycle,  $t_f \le 10$  ns.  $t_f \le 10$  ns.

### Figure 2. Driver Enable and Disable Test Times



SLLS178D - APRIL 1994 - REVISED FEBRUARY 2000

## PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

B. The pulse generator has the following characteristics:  $Z_O = 50 \Omega$ , 50% duty cycle,  $t_f \le 10$  ns.  $t_f \le 10$  ns.

#### Figure 3. Driver Transition Times and Slew Rate (20-µs Input)



NOTES: A. C<sub>L</sub> includes probe and jig capacitance. B. The pulse generator has the following characteristics: PRR = 1 MHz,  $Z_O = 50 \Omega$ , 50% duty cycle,  $t_f \le 10$  ns.  $t_f \le 10$  ns.

**Figure 4. Receiver Propagation Delay Times** 



SLLS178D – APRIL 1994 – REVISED FEBRUARY 2000



## PARAMETER MEASUREMENT INFORMATION

NOTES: A. CL includes probe and jig capacitance.

B. The pulse generator has the following characteristics: PRR = 1 MHz,  $Z_O = 50 \Omega$ , 50% duty cycle,  $t_f \le 10$  ns.  $t_f \le 10$  ns.

### Figure 5. Receiver Enable and Disable Times



SLLS178D - APRIL 1994 - REVISED FEBRUARY 2000



B. CBYPASS is used as a decoupling capacitor.





SLLS178D - APRIL 1994 - REVISED FEBRUARY 2000



NOTES: A. C2 is not used. C1 = C3 = C4 = C5 = C<sub>BYPASS</sub> = 0.1  $\mu$ F

B. C<sub>BYPASS</sub> is used as a decoupling capacitor.





# **MECHANICAL DATA**

MSSO002E - JANUARY 1995 - REVISED DECEMBER 2001

## DB (R-PDSO-G\*\*)

PLASTIC SMALL-OUTLINE

28 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-150



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third–party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265

Copyright © 2002, Texas Instruments Incorporated