#### SN74F323 8-BIT UNIVERSAL SHIFT-STORAGE REGISTER WITH SYNCHRONOUS CLEAR AND 3-STATE OUTPUTS SDFS072A - D2932, MARCH 1987 - REVISED OCTOBER 1993

S0

OE2 3

2

4

5

6

7

8 CLR 9

OE1

G/Q<sub>G</sub>

E/Q<sub>E</sub>

C/Q<sub>C</sub> [

A/QA

Q<sub>A′</sub>

GND 10

DW OR N PACKAGE (TOP VIEW)

20 VCC

19 S1

18 SL

17 Q<sub>H'</sub>

16 H/Q<sub>H</sub>

15 F/Q<sub>F</sub>

14 D/Qn

13 B/Q<sub>B</sub>

12 CLK

11 SR

- Four Modes of Operation: Hold (Store) Shift Right
  - Shift Left
  - Load Data
- Operates With Outputs Enabled or at High Impedance
- 3-State Outputs Drive Bus Lines Directly
- Can Be Cascaded for N-Bit Word Lengths
- Synchronous Clear
- Applications: Stacked or Push-Down Registers **Buffer Storage Accumulator Registers**
- Package Options Include Plastic **Small-Outline Packages and Standard** Plastic 300-mil DIPs

#### description

This 8-bit universal register features multiplexed I/O ports to achieve full 8-bit data handling in a single 20-pin package. Two function-select (S0, S1) and two output-enable (OE1, OE2) inputs can be used to choose the modes of operation listed in the function table.

Synchronous parallel loading is accomplished by taking both S0 and S1 high. This places the 3-state outputs in a high-impedance state and permits data that is applied on the I/O ports to be clocked into the register. Reading out of the register can be accomplished while the outputs are enabled in any mode. Clearing occurs synchronously when the clear (CLR) input is low. Taking either OE1 or OE2 high disables the outputs but this has no effect on clearing, shifting, or storage of data.

The SN74F323 is characterized for operation from 0°C to 70°C.

|       |     |            |    |      |      |            |    |    | FUNCT            | ON TAB          |                  |                 |                 |                  |                  |                  | _               |                 |
|-------|-----|------------|----|------|------|------------|----|----|------------------|-----------------|------------------|-----------------|-----------------|------------------|------------------|------------------|-----------------|-----------------|
| MODE  |     |            |    | INP  | UTS  | _          | _  |    | I/O PORTS        |                 |                  |                 |                 | OUTPUTS          |                  |                  |                 |                 |
| MODE  | CLR | <b>S</b> 1 | S0 | OE1† | OE2† | CLK        | SL | SR | A/Q <sub>A</sub> | B/QB            | C/Q <sub>C</sub> | D/QD            | E/QE            | F/Q <sub>F</sub> | G/Q <sub>G</sub> | H/Q <sub>H</sub> | Q <sub>A′</sub> | Q <sub>H′</sub> |
| Clear | L   | Х          | L  | L    | L    | ↑          | Х  | Х  | L                | L               | L                | L               | L               | L                | L                | L                | L               | L               |
|       | L   | L          | Х  | L    | L    | ↑          | Х  | Х  | L                | L               | L                | L               | L               | L                | L                | L                | L               | L               |
|       | L   | Н          | Н  | Х    | Х    | <b>↑</b>   | Х  | Х  | Х                | Х               | Х                | Х               | Х               | Х                | Х                | Х                | L               | L               |
| Hold  | Н   | L          | L  | L    | L    | Х          | Х  | Х  | Q <sub>A0</sub>  | Q <sub>B0</sub> | Q <sub>C0</sub>  | Q <sub>D0</sub> | Q <sub>E0</sub> | Q <sub>F0</sub>  | Q <sub>G0</sub>  | Q <sub>H0</sub>  | Q <sub>A0</sub> | Q <sub>H0</sub> |
| поіц  | н   | Х          | Х  | L    | L    | L          | Х  | Х  | Q <sub>A0</sub>  | $Q_{B0}$        | Q <sub>C0</sub>  | $Q_{D0}$        | $Q_{E0}$        | $Q_{F0}$         | Q <sub>G0</sub>  | Q <sub>H0</sub>  | Q <sub>A0</sub> | Q <sub>H0</sub> |
| Shift | н   | L          | Н  | L    | L    | ↑          | Х  | Н  | Н                | Q <sub>An</sub> | Q <sub>Bn</sub>  | Q <sub>Cn</sub> | Q <sub>Dn</sub> | Q <sub>En</sub>  | Q <sub>Fn</sub>  | Q <sub>Gn</sub>  | н               | Q <sub>Gn</sub> |
| Right | н   | L          | Н  | L    | L    | <b>↑</b>   | Х  | L  | L                | Q <sub>An</sub> | Q <sub>Bn</sub>  | QCn             | Q <sub>Dn</sub> | Q <sub>En</sub>  | Q <sub>Fn</sub>  | QGn              | L               | Q <sub>Gn</sub> |
| Shift | н   | Н          | L  | L    | L    | ↑          | н  | Х  | Q <sub>Bn</sub>  | Q <sub>Cn</sub> | Q <sub>Dn</sub>  | Q <sub>En</sub> | Q <sub>Fn</sub> | Q <sub>Gn</sub>  | Q <sub>Hn</sub>  | Н                | Q <sub>Bn</sub> | Н               |
| Left  | н   | Н          | L  | L    | L    | <b>↑</b>   | L  | Х  | Q <sub>Bn</sub>  | Q <sub>Cn</sub> | Q <sub>Dn</sub>  | Q <sub>En</sub> | Q <sub>Fn</sub> | Q <sub>Gn</sub>  | Q <sub>Hn</sub>  | L                | Q <sub>Bn</sub> | L               |
| Load  | н   | Н          | Н  | Х    | Х    | $\uparrow$ | Х  | Х  | а                | b               | С                | d               | е               | f                | g                | h                | а               | h               |

ELINCTION TABLE

NOTE: a... h = the level of the steady-state input at inputs A through H, respectively. These data inputs are loaded into the flip-flops while the flip-flop outputs are isolated from the I/O terminals.

<sup>†</sup> When one or both output-enable inputs are high the eight I/O terminals are disabled to the high-impedance state; however, sequential operation or clearing of the register is not affected.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.

## SN74F323 **8-BIT UNIVERSAL SHIFT-STORAGE REGISTER** WITH SYNCHRONOUS CLEAR AND 3-STATE OUTPUTS SDFS072A – D2932, MARCH 1987 – REVISED OCTOBER 1993

#### logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



#### SN74F323 8-BIT UNIVERSAL SHIFT-STORAGE REGISTER WITH SYNCHRONOUS CLEAR AND 3-STATE OUTPUTS SDF\$072A - D2932, MARCH 1987 - REVISED OCTOBER 1993

logic diagram (positive logic)



<sup>†</sup> I/O ports not shown: B/Q<sub>B</sub> (13), C/Q<sub>C</sub> (6), D/Q<sub>D</sub> (14), E/Q<sub>E</sub> (5), F/Q<sub>F</sub> (15), and G/Q<sub>G</sub> (4).

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>‡</sup>

| Supply voltage range, V <sub>CC</sub> –0.5 V to Input voltage range, V <sub>I</sub> (see Note 1) –1.2 V to |       |
|------------------------------------------------------------------------------------------------------------|-------|
|                                                                                                            |       |
| Input current range                                                                                        |       |
| Voltage range applied to any output in the disabled or power-off state                                     | 5.5 V |
| Voltage range applied to any output in the high state                                                      | Vcc   |
| Current into any output in the low state: Q <sub>A'</sub> or Q <sub>H'</sub> 40                            | ) mĂ  |
| Q <sub>A</sub> thru Q <sub>H</sub>                                                                         | 3 mA  |
| Operating free-air temperature range                                                                       | 70°C  |
| Storage temperature range                                                                                  | 50°C  |

\* Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: The input voltage ratings may be exceeded provided the input current ratings are observed.



### SN74F323 **8-BIT UNIVERSAL SHIFT-STORAGE REGISTER** WITH SYNCHRONOUS CLEAR AND 3-STATE OUTPUTS

SDFS072A - D2932, MARCH 1987 - REVISED OCTOBER 1993

#### recommended operating conditions

|     |                                |                                      | MIN | NOM | MAX  | UNIT |
|-----|--------------------------------|--------------------------------------|-----|-----|------|------|
| Vcc | Supply voltage                 | 4.5                                  | 5   | 5.5 | V    |      |
| VIH | High-level input voltage       | 2                                    |     |     | V    |      |
| VIL | Low-level input voltage        |                                      |     | 0.8 | V    |      |
| Iк  | Input clamp current            |                                      |     | -18 | mA   |      |
| lau | ligh level output output       |                                      |     |     | - 1  | mA   |
| ЮН  | High-level output current      |                                      |     | - 3 | IIIA |      |
| 1   |                                | Q <sub>A</sub> ′ or Q <sub>H</sub> ′ |     | 20  |      |      |
| IOL | Low-level output current       |                                      |     | 24  | mA   |      |
| TA  | Operating free-air temperature | 0                                    |     | 70  | °C   |      |

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                | PARAMETER                          | ٦                         | TEST CONDITIONS                            |     |         |       | UNIT |
|----------------|------------------------------------|---------------------------|--------------------------------------------|-----|---------|-------|------|
| VIK            |                                    | V <sub>CC</sub> = 4.5 V,  | $I_{I} = -18 \text{ mA}$                   |     |         | -1.2  | V    |
| .,             | Q <sub>A'</sub> or Q <sub>H'</sub> |                           | I <sub>OH</sub> = - 1 mA                   | 2.5 | 2.5 3.4 |       |      |
|                |                                    | V <sub>CC</sub> = 4.5 V   | I <sub>OH</sub> = - 1 mA                   | 2.5 | 3.4     |       | V    |
| VOH            | Q <sub>A</sub> thru Q <sub>H</sub> |                           | I <sub>OH</sub> = - 3 mA                   | 2.4 | 3.3     | 3.3 V | V    |
|                | Any output                         | V <sub>CC</sub> = 4.75 V, | $I_{OH} = -1 \text{ mA to } -3 \text{ mA}$ | 2.7 |         |       |      |
|                | Q <sub>A'</sub> or Q <sub>H'</sub> |                           | I <sub>OL</sub> = 20 mA                    |     | 0.3     | 0.5   | V    |
| VOL            | Q <sub>A</sub> thru Q <sub>H</sub> | V <sub>CC</sub> = 4.5 V   | I <sub>OL</sub> = 24 mA                    |     | 0.35    | 0.5   | v    |
|                | A thru H                           |                           | V <sub>I</sub> = 5.5 V                     |     |         | 1     | A    |
| 1 <sub>1</sub> | Any other                          | V <sub>CC</sub> = 5.5 V   | V <sub>I</sub> = 7 V                       |     |         | 0.1   | mA   |
| . +            | A thru H                           |                           | \/: 0.7.\/                                 |     |         | 70    |      |
| Iн‡            | Any other                          | $V_{CC} = 5.5 V,$         | V <sub>I</sub> = 2.7 V                     |     |         | 20    | μA   |
|                | A thru H                           |                           |                                            |     |         | -0.65 |      |
| IIL‡           | S0 or S1                           | V <sub>CC</sub> = 5.5 V,  | V <sub>I</sub> = 0.5 V                     |     |         |       | mA   |
|                | Any other                          |                           |                                            |     |         | -0.6  |      |
| los§           |                                    | V <sub>CC</sub> = 5.5 V,  | $V_{O} = 0$                                | -60 |         | -150  | mA   |
| ICC            |                                    | V <sub>CC</sub> = 5.5 V,  | See Note 2                                 |     | 68      | 95    | mA   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

<sup>‡</sup> For I/O ports (Q<sub>A</sub> thru Q<sub>H</sub>), the parameters  $I_{IH}$  and  $I_{IL}$  include the off-state output current.

§ Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second. NOTE 2: I<sub>CC</sub> is measured with OE1, OE2, and CLK at 4.5 V.



#### SN74F323 **8-BIT UNIVERSAL SHIFT-STORAGE REGISTER** WITH SYNCHRONOUS CLEAR AND 3-STATE OUTPUTS SDFS072A - D2932, MARCH 1987 - REVISED OCTOBER 1993

# timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 |                                    |                                                    |             | V <sub>CC</sub> =<br>T <sub>A</sub> = 2 | ₌ 5 V,<br>25°C | MIN | МАХ | UNIT |  |
|-----------------|------------------------------------|----------------------------------------------------|-------------|-----------------------------------------|----------------|-----|-----|------|--|
|                 |                                    |                                                    |             | MIN                                     | MAX            |     |     |      |  |
| fclock          | Clock frequency                    | 0                                                  | 70          | 0                                       | 70             | MHz |     |      |  |
| t <sub>W</sub>  | Pulse duration                     | CLK high or low                                    | 7           |                                         | 7              |     | ns  |      |  |
|                 |                                    | S0 or S1                                           | High or low | 8.5                                     |                | 8.5 |     |      |  |
| t <sub>su</sub> | Setup time before CLK <sup>↑</sup> | A/Q <sub>A</sub> thru H/Q <sub>H</sub> , SR, or SL | High or low | 5                                       |                | 5   |     | ns   |  |
|                 |                                    | CLR                                                | High or low | 10                                      |                | 10  |     |      |  |
|                 |                                    | S0 or S1                                           | High or low | 0                                       |                | 0   |     |      |  |
| th              | Hold time after CLK $\uparrow$     | A/Q <sub>A</sub> thru H/Q <sub>H</sub> , SR, or SL | High or low | 2                                       |                | 2   |     | ns   |  |
|                 |                                    | CLR                                                | High or low | 0                                       |                | 0   |     |      |  |

#### switching characteristics (see Note 3)

| PARAMETER        | FROM<br>(INPUT)                      | TO<br>(OUTPUT)                     | CI<br>RI | CC = 5 V<br>_ = 50 pl<br>_ = 500 s<br>_ = 25°C | <b>F,</b><br>Ω, | V <sub>CC</sub> = 4.5<br>C <sub>L</sub> = 50 pF<br>R <sub>L</sub> = 500 Ω<br>T <sub>A</sub> = MIN t | UNIT |          |
|------------------|--------------------------------------|------------------------------------|----------|------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------|------|----------|
|                  |                                      |                                    | MIN      | TYP                                            | MAX             | MIN                                                                                                 | MAX  |          |
| fmax             |                                      |                                    | 70       | 100                                            |                 | 70                                                                                                  |      | MHz      |
| <sup>t</sup> PLH | CLK                                  | 0                                  | 3.2      | 6.6                                            | 9               | 3.2                                                                                                 | 10   | ns<br>ns |
| <sup>t</sup> PHL |                                      | Q <sub>A′</sub> or Q <sub>H′</sub> | 2.7      | 6.1                                            | 8.5             | 2.7                                                                                                 | 9.5  |          |
| <sup>t</sup> PLH | CLK                                  |                                    | 3.2      | 6.6                                            | 9               | 3.2                                                                                                 | 10   |          |
| <sup>t</sup> PHL |                                      | Q <sub>A</sub> thru Q <sub>H</sub> | 4.2      | 8.1                                            | 11              | 4.2                                                                                                 | 12   | 115      |
| <sup>t</sup> PZH | $\overline{OE1}$ or $\overline{OE2}$ | Q <sub>A</sub> thru Q <sub>H</sub> | 2.7      | 5.6                                            | 8               | 2.7                                                                                                 | 9    | ns       |
| <sup>t</sup> PZL | OET OF DE2                           |                                    | 3.2      | 6.6                                            | 10              | 3.2                                                                                                 | 11   |          |
| <sup>t</sup> PHZ | $\overline{OE1}$ or $\overline{OE2}$ | Q <sub>A</sub> thru Q <sub>H</sub> | 1.7      | 4.1                                            | 6               | 1.7                                                                                                 | 7    |          |
| <sup>t</sup> PLZ |                                      |                                    | 1.2      | 3.6                                            | 5.5             | 1.2                                                                                                 | 6.5  | ns       |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. NOTE 3: Load circuits and waveforms are shown in Section 1.



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated