## Dual PLL Frequency Synthesizer Interfaces with Dual-Modulus Prescalers

The MC145149 contains two PLL Frequency Synthesizers which share a common serial data port and common reference oscillator. The device contains two 14-stage R counters, two 10-stage N counters, and two 7-stage A counters. All six counters are fully programmable through a serial port. The divide ratios are latched into the appropriate counter latch according to the last data bits (control bits) entered.

When combined with external low-pass filters and voltage controlled oscillators (VCOs), the MC145149 can provide all the remaining functions for two PLL frequency synthesizers operating up to the device's frequency limit. For higher VCO frequency operation, a down mixer or dual-modulus prescaler can be used between the VCO and the synthesizer IC.

- Low Power Consumption Through Use of CMOS Technology
- Wide Operating Voltage Range: 3 to 9 V
- Operating Temperature Range: -40 to $+85^{\circ} \mathrm{C}$
- $\div$ R Range $=3$ to 16,383
- $\div$ N Range $=3$ to 1023
- $\div$ A Range $=0$ to 127
- Two "Linearized" Three-State Digital Phase Detectors with No Dead Zone
- Two Lock Detect Signals (LD1 and LD2)
- Two Open-Drain Port Expander Outputs (SW1 and SW2)
- Compatible with the Serial Peripheral Interface (SPI) on CMOS MCUs


## MC145149




MAXIMUM RATINGS* (Voltages Referenced to $\mathrm{V}_{\mathrm{SS}}$ )

| Symbol | Rating | Value | Unit |
| :---: | :---: | :---: | :---: |
| $V_{\text {DD }}$ | DC Supply Voltage | -0.5 to +10 | V |
| $\mathrm{V}_{\text {in }}, \mathrm{V}_{\text {out }}$ | Input or Output Voltage (DC or Transient) except SW1, SW2 | -0.5 to $\mathrm{V}_{\mathrm{DD}}+0.5$ | V |
| $\mathrm{V}_{\text {out }}$ | Output Voltage (DC or Transient) — SW1, SW2 | -0.5 to 15 | V |
| $\mathrm{l}_{\text {in }}$, $\mathrm{l}_{\text {out }}$ | Input or Output Current (DC or Transient), per Pin | $\pm 10$ | mA |
| IDD, ISS | Supply Current, V ${ }_{\text {DD }}$ or $\mathrm{V}_{\text {SS }}$ Pins | $\pm 30$ | mA |
| $\mathrm{PD}_{\mathrm{D}}$ | Power Dissipation, per Package $\dagger$ | 500 | mW |
| $\mathrm{T}_{\text {stg }}$ | Storage Temperature | -65 to + 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{L}}$ | Lead Temperature (8-Second Soldering) | 260 | ${ }^{\circ} \mathrm{C}$ |

* Maximum Ratings are those values beyond which damage to the device may occur. $\dagger$ Power Dissipation Temperature Derating:

Plastic DIP: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from 65 to $85^{\circ} \mathrm{C}$
SOG Package: - $7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from 65 to $85^{\circ} \mathrm{C}$
ELECTRICAL CHARACTERISTICS (Voltages Referenced to $\mathrm{V}_{\mathrm{SS}}$ )

| Symbol | Characteristic |  | $\underset{\mathrm{V}}{\mathrm{~V}_{\mathrm{VD}}}$ | $-40^{\circ} \mathrm{C}$ |  | $25^{\circ} \mathrm{C}$ |  | $85^{\circ} \mathrm{C}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max | Min | Max | Min | Max |  |
| VDD | Power Supply Voltage Range |  |  | - | 3 | 9 | 3 | 9 | 3 | 9 | V |
| VOL | $\begin{aligned} & \text { Output Voltage } \\ & V_{\text {in }}=0 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{DD}} \\ & \mathrm{I}_{\text {out }}=0 \mu \mathrm{~A} \end{aligned}$ | 0 Level1 Level | $\begin{aligned} & 3 \\ & 5 \\ & 9 \end{aligned}$ | - | $\begin{aligned} & 0.05 \\ & 0.05 \\ & 0.05 \end{aligned}$ | - | $\begin{aligned} & 0.05 \\ & 0.05 \\ & 0.05 \end{aligned}$ | - | $\begin{aligned} & 0.05 \\ & 0.05 \\ & 0.05 \end{aligned}$ | V |
| $\mathrm{V}_{\mathrm{OH}}$ |  |  | $\begin{aligned} & \hline 3 \\ & 5 \\ & 9 \end{aligned}$ | $\begin{aligned} & 2.95 \\ & 4.95 \\ & 8.95 \end{aligned}$ | - | $\begin{aligned} & \hline 2.95 \\ & 4.95 \\ & 8.95 \end{aligned}$ | - | $\begin{aligned} & 2.95 \\ & 4.95 \\ & 8.95 \end{aligned}$ | - |  |
| $\mathrm{V}_{\mathrm{IL}}$ | $\begin{aligned} & \text { Input Voltage } \\ & \mathrm{V}_{\text {out }}=0.5 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{DD}}-0.5 \mathrm{~V} \\ & \text { (All Outputs Except } \mathrm{OSC}_{\text {out }} \text { ) } \end{aligned}$ | 0 Level <br> 1 Level | $\begin{aligned} & \hline 3 \\ & 5 \\ & 9 \end{aligned}$ | - | $\begin{aligned} & \hline 0.9 \\ & 1.5 \\ & 2.7 \end{aligned}$ | - | $\begin{aligned} & \hline 0.9 \\ & 1.5 \\ & 2.7 \end{aligned}$ | - | $\begin{aligned} & \hline 0.9 \\ & 1.5 \\ & 2.7 \end{aligned}$ | V |
| $\mathrm{V}_{\mathrm{IH}}$ |  |  | $\begin{aligned} & \hline 3 \\ & 5 \\ & 9 \end{aligned}$ | $\begin{aligned} & 2.1 \\ & 3.5 \\ & 6.3 \end{aligned}$ | - | $\begin{aligned} & \hline 2.1 \\ & 3.5 \\ & 6.3 \end{aligned}$ | - | $\begin{aligned} & \hline 2.1 \\ & 3.5 \\ & 6.3 \end{aligned}$ | - |  |
| ${ }^{\mathrm{I} O H}$ | $\begin{aligned} & \text { Output Current }-\mathrm{MC} 1, \mathrm{MC2} \\ & \mathrm{~V}_{\text {out }}=2.7 \mathrm{~V} \\ & \mathrm{~V}_{\text {out }}=4.6 \mathrm{~V} \\ & \mathrm{~V}_{\text {out }}=8.5 \mathrm{~V} \\ & \mathrm{~V}_{\text {out }}=0.3 \mathrm{~V} \\ & \mathrm{~V}_{\text {out }}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\text {out }}=0.5 \mathrm{~V} \end{aligned}$ | Source | $\begin{aligned} & 3 \\ & 5 \\ & 9 \end{aligned}$ | $\begin{aligned} & -0.60 \\ & -0.90 \\ & -1.50 \end{aligned}$ | - | $\begin{aligned} & -0.50 \\ & -0.75 \\ & -1.25 \end{aligned}$ | - | $\begin{aligned} & -0.30 \\ & -0.50 \\ & -0.80 \end{aligned}$ | - | mA |
| IOL |  | Sink | $\begin{aligned} & 3 \\ & 5 \\ & 9 \end{aligned}$ | $\begin{aligned} & \hline 1.30 \\ & 1.90 \\ & 3.80 \\ & \hline \end{aligned}$ | - | $\begin{aligned} & \hline 1.10 \\ & 1.70 \\ & 3.30 \\ & \hline \end{aligned}$ | - | $\begin{aligned} & 0.66 \\ & 1.08 \\ & 2.10 \end{aligned}$ | - |  |
| ${ }^{\text {IOL}}$ | $\begin{aligned} & \text { Output Current }- \text { SW1, SW2 } \\ & \mathrm{V}_{\text {out }}=0.3 \mathrm{~V} \\ & \mathrm{~V}_{\text {out }}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\text {out }}=0.5 \mathrm{~V} \end{aligned}$ | Sink | $\begin{aligned} & 3 \\ & 5 \\ & 9 \end{aligned}$ | $\begin{aligned} & 0.80 \\ & 1.50 \\ & 3.50 \end{aligned}$ | - | $\begin{aligned} & 0.48 \\ & 0.90 \\ & 2.10 \end{aligned}$ | - | $\begin{aligned} & 0.24 \\ & 0.45 \\ & 1.50 \end{aligned}$ | - | mA |
| ${ }^{\mathrm{IOH}}$ | $\begin{gathered} \text { Output Current — Other Outputs } \\ V_{\text {out }}=2.7 \mathrm{~V} \\ V_{\text {out }}=4.6 \mathrm{~V} \\ \mathrm{~V}_{\text {out }}=8.5 \mathrm{~V} \\ \mathrm{~V}_{\text {out }}=0.3 \mathrm{~V} \\ \mathrm{~V}_{\text {out }}=0.4 \mathrm{~V} \\ \mathrm{~V}_{\text {out }}=0.5 \mathrm{~V} \end{gathered}$ | Source | $\begin{aligned} & 3 \\ & 5 \\ & 9 \end{aligned}$ | $\begin{aligned} & -0.44 \\ & -0.64 \\ & -1.30 \end{aligned}$ | - | $\begin{aligned} & -0.35 \\ & -0.51 \\ & -1.00 \end{aligned}$ | - | $\begin{aligned} & -0.22 \\ & -0.36 \\ & -0.70 \end{aligned}$ | - | mA |
| ${ }^{\text {IOL }}$ |  | Sink | $\begin{aligned} & \hline 3 \\ & 5 \\ & 9 \end{aligned}$ | $\begin{aligned} & 0.44 \\ & 0.64 \\ & 1.30 \end{aligned}$ | - | $\begin{aligned} & \hline 0.35 \\ & 0.51 \\ & 1.00 \\ & \hline \end{aligned}$ | - | $\begin{aligned} & \hline 0.22 \\ & 0.36 \\ & 0.70 \\ & \hline \end{aligned}$ | - |  |
| lin | Input Current - DATA, CLK, ENB |  | 9 | - | $\pm 0.3$ | - | $\pm 0.1$ | - | $\pm 1.0$ | $\mu \mathrm{A}$ |
| in | Input Current - $\mathrm{f}_{\mathrm{in}}$, OSC $_{\text {in }}$ |  | 9 | - | $\pm 50$ | - | $\pm 25$ | - | $\pm 22$ | $\mu \mathrm{A}$ |

(continued)

ELECTRICAL CHARACTERISTICS
(continued)

|  | Characteristic | $\begin{gathered} \mathrm{V}_{\mathrm{DD}} \\ \mathrm{~V} \end{gathered}$ | $-40^{\circ} \mathrm{C}$ |  | $25^{\circ} \mathrm{C}$ |  | $85^{\circ} \mathrm{C}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol |  |  | Min | Max | Min | Max | Min | Max |  |
| $\mathrm{C}_{\text {in }}$ | Input Capacitance | - | - | 10 | - | 10 | - | 10 | pF |
| $\mathrm{C}_{\text {out }}$ | Three-State Output Capacitance - PD ${ }_{\text {out }}$ | - | - | 10 | - | 10 | - | 10 | pF |
| IDD | Quiescent Current $\begin{aligned} & \mathrm{V}_{\text {in }}=0 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{DD}} \\ & \mathrm{l}_{\text {out }}=0 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & \hline 3 \\ & 5 \\ & 9 \end{aligned}$ | - | $\begin{gathered} \hline 800 \\ 1200 \\ 1600 \end{gathered}$ | - | $\begin{gathered} \hline 800 \\ 1200 \\ 1600 \\ \hline \end{gathered}$ | - | $\begin{aligned} & \hline 1600 \\ & 2400 \\ & 3200 \\ & \hline \end{aligned}$ | $\mu \mathrm{A}$ |
| IOZ | $\begin{aligned} & \text { Three-State Leakage Current - } \mathrm{PD}_{\text {out }} \\ & \qquad \mathrm{V}_{\text {out }}=0 \mathrm{~V} \text { or } 9 \mathrm{~V} \end{aligned}$ | 9 | - | $\pm 0.3$ | - | $\pm 0.1$ | - | $\pm 3.0$ | $\mu \mathrm{A}$ |
| Ioz | $\begin{array}{\|l\|} \hline \text { Off-State Leakage Current - SW1, SW2 } \\ \qquad V_{\text {out }}=9 \mathrm{~V} \\ \hline \end{array}$ | 9 | - | 0.3 | - | 0.1 | - | 3.0 | $\mu \mathrm{A}$ |

SWITCHING CHARACTERISTICS $\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}\right)$

| Symbol | Characteristic | Figure No. | $\underset{\mathbf{V}}{\mathrm{V}_{\mathrm{DD}}}$ | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {t }}$ LLH | Output Rise Time, MC1 and MC2 | 1, 6 | $\begin{aligned} & 3 \\ & 5 \\ & 9 \end{aligned}$ | - | $\begin{aligned} & 115 \\ & 60 \\ & 40 \end{aligned}$ | ns |
| ${ }^{\text {t }}$ HL | Output Fall Time, MC1 and MC2 | 1, 6 | $\begin{aligned} & \hline 3 \\ & 5 \\ & 9 \end{aligned}$ | - | $\begin{aligned} & 60 \\ & 34 \\ & 30 \end{aligned}$ | ns |
| $\begin{aligned} & \text { tTLH, } \\ & \text { tTHL } \end{aligned}$ | Output Rise and Fall Time, LD and S/R out $^{\text {a }}$ | 1, 6 | $\begin{aligned} & 3 \\ & 5 \\ & 9 \end{aligned}$ | - | $\begin{aligned} & 140 \\ & 80 \\ & 60 \end{aligned}$ | ns |
| $\begin{aligned} & \hline \text { tPLH, } \\ & \text { tPHL } \end{aligned}$ | Propagation Delay Time, fin to MC1 or MC2 | 2, 6 | $\begin{aligned} & 3 \\ & 5 \\ & 5 \\ & 9 \end{aligned}$ | - | $\begin{aligned} & \hline 125 \\ & 80 \\ & 50 \end{aligned}$ | ns |
| $t_{\text {su }}$ | Setup Time, DATA to CLK | 3 | $\begin{aligned} & 3 \\ & 5 \\ & 9 \end{aligned}$ | $\begin{aligned} & 30 \\ & 20 \\ & 18 \end{aligned}$ | - | ns |
| $\mathrm{t}_{\text {su }}$ | Setup Time, CLK to ENB | 3 | $\begin{aligned} & \hline 3 \\ & 5 \\ & 9 \end{aligned}$ | $\begin{aligned} & 70 \\ & 32 \\ & 25 \end{aligned}$ | - | ns |
| $t_{\text {h }}$ | Hold Time, CLK to DATA | 3 | $\begin{aligned} & 3 \\ & 5 \\ & 5 \\ & 9 \end{aligned}$ | $\begin{aligned} & 12 \\ & 12 \\ & 15 \end{aligned}$ | - | ns |
| trec | Recovery Time, ENB to CLK | 3 | $\begin{aligned} & 3 \\ & 5 \\ & 9 \end{aligned}$ | $\begin{gathered} \hline 5 \\ 10 \\ 20 \end{gathered}$ | - | ns |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{tf}$ | Input Rise and Fall Times, Any Input | 4 | $\begin{aligned} & \hline 3 \\ & 5 \\ & 9 \end{aligned}$ | - | $\begin{gathered} 5 \\ 2 \\ 0.5 \end{gathered}$ | $\mu \mathrm{s}$ |
| ${ }^{\text {w }}$ | Input Pulse Width, ENB and CLK | 5 | $\begin{aligned} & 3 \\ & 5 \\ & 9 \\ & 9 \end{aligned}$ | $\begin{aligned} & 40 \\ & 35 \\ & 25 \end{aligned}$ | - | ns |

FREQUENCY CHARACTERISTICS (Voltages Referenced to $V_{S S}, C_{L}=50 \mathrm{pF}$, Input $\mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=10 \mathrm{~ns}$ unless otherwise indicated)

| Symbol | Parameter | Test Conditions | VDDV | $-40^{\circ} \mathrm{C}$ |  | $25^{\circ} \mathrm{C}$ |  | $85^{\circ} \mathrm{C}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| $\mathrm{f}_{\mathrm{i}}$ | Input Frequency ( $\mathrm{f}_{\mathrm{in}}, \mathrm{OSC}_{\mathrm{in}}$ ) | $\begin{aligned} & R \geq 8, A \geq 0, N \geq 8 \\ & V_{\text {in }}=500 \mathrm{mV} p-\mathrm{p} \end{aligned}$ ac coupled sine wave | $\begin{aligned} & 3 \\ & 5 \\ & 9 \end{aligned}$ | - | $\begin{gathered} \hline 6 \\ 15 \\ 15 \end{gathered}$ | - | $\begin{gathered} \hline 6 \\ 15 \\ 15 \end{gathered}$ | - | $\begin{gathered} \hline 6 \\ 15 \\ 15 \end{gathered}$ | MHz |
|  |  | $\begin{array}{\|l\|} \hline R \geq 8, A \geq 0, N \geq 8 \\ V_{\text {in }}=V_{D D} \text { to } V_{S S} \\ \text { dc coupled square wave } \end{array}$ | $\begin{aligned} & \hline 3 \\ & 5 \\ & 9 \end{aligned}$ | - | $\begin{gathered} \hline 6 \\ 15 \\ 15 \end{gathered}$ | - | $\begin{gathered} \hline 6 \\ 15 \\ 15 \end{gathered}$ | - | $\begin{gathered} \hline 6 \\ 15 \\ 15 \end{gathered}$ | MHz |

## SWITCHING WAVEFORMS



Figure 1.
PREVIOUS DATA
LATCHED

Figure 3.


Figure 5.


Figure 2.

Figure 4.



* Includes all probe and fixture capacitance.

Figure 6.

## PIN DESCRIPTIONS

## INPUT PINS

OSC $_{\text {in }}$, OSC $_{\text {out }}$
Reference Oscillator Input/Output (Pins 15, 16)
These pins form a reference oscillator when connected to terminals of an external parallel-resonant crystal. Fre-quency-setting capacitors of appropriate value must be connected from OSC in and OSC Out $_{\text {out }}$ to ground.

OSC in may also serve as input for an externally-generated reference signal. The signal is typically ac coupled to OSC $\mathrm{C}_{\mathrm{in}}$, but for signals with CMOS logic levels, dc coupling may be used. When used with an external reference, OSC out should be left open.

## $f_{\text {in }}, f_{i n 2}$ <br> Frequency Inputs (Pins 4, 7)

Input frequency from an external VCO output. Each risingedge signal on $\mathrm{f}_{\mathrm{in} 1}$ decrements the N counter, and when appropriate, the A counter of PLL 1. Similarly, fin2 decrements the counters of PLL 2.

These inputs have inverters biased on the linear region which allows ac coupling for signals as low as 500 mV p-p. With square wave signals which swing from $\mathrm{V}_{\mathrm{SS}}$ to $\mathrm{V}_{\mathrm{DD}}$, dc coupling may be used.

## DATA, CLK

## Data, Clock Inputs (Pins 5, 6)

Shift register data and clock inputs. Each low-to-high transition on the clock pin shifts one bit of data into the onchip shift registers. Refer to Figure 7 for the following discussion.

The last bit entered is a steering bit that determines which set of latches are activated. A logic high selects the latches for PLL 1. A logic low selects PLL 2.

The second-to-last bit controls the appropriate port expander output, SW1 or SW2. A logic low forces the output low. A logic high forces the output to the high-impedance state.

The third-to-last bit determines which storage latch is activated. A logic low selects the $\div \mathrm{A}$ and $\div \mathrm{N}$ counter latches. A logic high selects the reference counter latch.

When writing to either set of $\div A$ and $\div N$ counter latches, 20 clock cycles are typically used. However, if a byteoriented MCU is utilized, 24 clock cycles may be used with the first 4 bits being "Don't Care."

When writing to either reference counter latch, 17 clock cycles are typically used. However, if a byte-oriented MCU is utilized, 24 clock cycles may be used with the first 7 bits being "Don't Care".

## ENB <br> Latch Enable Input (Pin 3)

A positive pulse on this input transfers data from the shift registers to the selected latches, as determined by the control and steering data bits. A logic low level on this pin allows the user to shift data into the shift registers without affecting the data in the latches or counters. Enable is normally held low and is pulsed high to transfer data into the latches.

## OUTPUT PINS

## PDout1, PD $_{\text {out2 }}$

Single-Ended Phase Detector Outputs (Pins 19, 12)
Each single-ended (three-state) phase detector output produces a loop error signal that is used with a loop filter to control a VCO (see Figure 8).

Frequency $f V>f_{R}$ or fV Leading: Negative Pulses
Frequency $\mathrm{fV}_{\mathrm{V}}<\mathrm{f}_{\mathrm{R}}$ or fV Lagging: Positive Pulses
Frequency $f V=f_{R}$ and Phase Coincidence: High-Impedance State

## S/Rout

Shift Register Output (Pin 8)
This output can be connected to an external shift register to provide band switching or control information. S/R also be used to check the counter programming bit stream.

## MC1, MC2

## Modulus Control Outputs (Pins 2, 9)

Each output generates a signal by the on-chip control logic circuitry for controlling an external dual-modulus prescaler. The modulus control level is low at the beginning of a count cycle and remains low until the $\div$ A counter has counted down from its programmed value. At this time, modulus control goes high and remains high until the $\div \mathrm{N}$ counter has counted the rest of the way down from its programmed value ( $\mathrm{N}-\mathrm{A}$ additional counts since both $\div \mathrm{N}$ and $\div \mathrm{A}$ are counting down during the first portion of the cycle). Modulus control is then set back low, the counters are preset to their respective programmed values, and the above sequence is repeated. This provides for a total programmable divide value $(N T)=N \bullet P+A$ where $P$ and $P+1$ represent the dual-modulus prescaler divide values respectively for high and low modulus control levels, N the number programmed into the $\div \mathrm{N}$ counter, and A the number programmed into the $\div$ A counter.

Note that when a prescaler is needed, the dual-modulus version offers a distinct advantage. The dual-modulus prescaler allows a higher reference frequency at the phase detector input, increasing system performance capability, and simplifying the loop filter design.
LD1, LD2
Lock Detect Signals (Pins 1, 10)
Each output is essentially at a high logic level when the corresponding loop is locked ( $\mathrm{f}_{\mathrm{R}}$ and fV of the same phase and frequency). Each output pulses low when the corresponding loop is out of lock (see Figure 8).

## SW1, SW2 <br> Latched Open-Drain Switch Outputs (Pins 17, 14)

The state of each output is controlled by the "SW STATE" bit shown in Figure 7. If the bit is a logic high, the corresponding SW output assumes the high-impedance state. If the bit is low, the SW output goes low.

To control output SW1, steering bit PLL 1/PLL 2 shown in Figure 7 must be high. To control SW2, bit PLL 1/PLL 2 must be low.

These outputs have an output voltage range of $\mathrm{V}_{\mathrm{SS}}$ to 15 V .

## POWER SUPPLY PINS

## VDD1, VDD2

## Positive Power Supply (Pins 18, 13)

The most positive power supply potentials. Both of these pins are connected to the substrate of the chip. Therefore, both must be tied to the same voltage potential. This potential may range from 3 to 9 V with respect to the $\mathrm{V}_{\mathrm{SS}}$ pins.

For optimum performance, VDD1 should be bypassed to $\mathrm{V}_{\mathrm{SS} 1}$ and $\mathrm{V}_{\mathrm{DD} 2}$ bypassed to $\mathrm{V}_{\mathrm{SS}}$. That is, two separate bypass capacitors should be utilized.

## $\mathrm{V}_{\mathrm{SS} 1}, \mathrm{~V}_{\mathrm{SS} 2}$

Negative Power Supply (Pins 20, 11)
The most negative power supply potentials. Both of these pins should be tied to ground.


Figure 7. Bit Stream Formats


NOTE: The PD output state is equal to either $V_{D D}$ or $V_{S S}$ when active. When not active, the output is high impedance and the voltage at that pin is determined by the low-pass filter capacitor.

Figure 8. Phase Detector/Lock Detector Output Waveforms
A)


$$
\begin{aligned}
\omega_{n} & =\sqrt{\frac{K_{\phi} K_{V C O}}{N R_{1} C}} \\
\zeta & =\frac{N \omega_{n}}{2 K_{\phi} K_{V C O}} \\
F(s) & =\frac{1}{R_{1} S C+1}
\end{aligned}
$$

B)


$$
\begin{aligned}
\omega_{n} & =\sqrt{\frac{K_{\phi} K_{V C O}}{N C\left(R_{1}+R_{2}\right)}} \\
\zeta & =0.5 \omega_{n}\left(R_{2} C+\frac{N}{K_{\phi} K_{V C O}}\right) \\
F(s) & =\frac{R_{2} s C+1}{\left(R_{1}+R_{2}\right) s C+1}
\end{aligned}
$$

## DEFINITIONS:

$\mathrm{N}=$ Total Division Ratio in Feedback Loop
$K_{\phi}$ (Phase Detector Gain) $=\mathrm{V}_{\mathrm{DD}} / 4 \pi$ for $\mathrm{PD}_{\text {out }}$
$\mathrm{K}_{\mathrm{VCO}}(\mathrm{VCO}$ Gain $)=\frac{2 \pi \Delta \mathrm{fVCO}}{\Delta \mathrm{V}_{\mathrm{VCO}}}$
for a typical design $\omega_{\mathrm{n}}$ (Natural Frequency) $\approx \frac{2 \pi \mathrm{fr}}{10}$ (at phase detector input).
Damping Factor: $\zeta \approx 1$

## RECOMMENDED READING:

Gardner, Floyd M., Phaselock Techniques (second edition). New York, Wiley-Interscience, 1979.
Manassewitsch, Vadim, Frequency Synthesizers: Theory and Design (second edition). New York, Wiley-Interscience, 1980.
Blanchard, Alain, Phase-Locked Loops: Application to Coherent Receiver Design. New York, Wiley-Interscience, 1976.
Egan, William F., Frequency Synthesis by Phase Lock. New York, Wiley-Interscience, 1981.
Rohde, Ulrich L., Digital PLL Frequency Synthesizers Theory and Design. Englewood Cliffs, NJ, Prentice-Hall, 1983.
Berlin, Howard M., Design of Phase-Locked Loop Circuits, with Experiments. Indianapolis, Howard W. Sams and Co., 1978.
Kinley, Harold, The PLL Synthesizer Cookbook. Blue Ridge Summit, PA, Tab Books, 1980.
AN535, Phase-Locked Loop Design Fundamentals, Motorola Semiconductor Products, Inc., 1970.
AR254, Phase-Locked Loop Design Articles, Motorola Semiconductor Products, Inc., Reprinted with permission from Electronic Design, 1987.

Figure 9. Phase-Locked Loop Low-Pass Filter Design

## DESIGN CONSIDERATIONS

## CRYSTAL OSCILLATOR CONSIDERATIONS

The following options may be considered to provide a reference frequency to Motorola's CMOS frequency synthesizers.

## Use of a Hybrid Crystal Oscillator

Commercially available temperature-compensate crystal oscillators (TCXOs) or crystal-controlled data clock oscillators provide very stable reference frequencies. An oscillator capable of sinking and sourcing $50 \mu \mathrm{~A}$ at CMOS logic levels may be direct or dc coupled to OSCin. In general, the highest frequency capability is obtained utilizing a direct-coupled square wave having a rail-to-rail (VDD to $\mathrm{V}_{S S}$ ) voltage swing. If the oscillator does not have CMOS logic levels on the outputs, capacitive or ac coupling to OSC in may be used. OSC ${ }_{\text {out }}$, an unbuffered output, should be left floating.

For additional information about TCXOs and data clock oscillators, please consult the latest version of the eem Electronic Engineers Master Catalog, the Gold Book, or similar publications.

## Design an Off-Chip Reference

The user may design an off-chip crystal oscillator using ICs specifically developed for crystal oscillator applications, such as the MC12061 MECL device. The reference signal from the MECL device is ac coupled to OSC $\mathrm{in}_{\mathrm{in}}$. For large amplitude signals (standard CMOS logic levels), dc coupling is used. OSC ${ }_{\text {out }}$, an unbuffered output, should be left floating. In general, the highest frequency capability is obtained with a direct-coupled square wave having rail-to-rail voltage swing.

## Use of the On-Chip Oscillator Circuitry

The on-chip amplifier (a digital inverter) along with an appropriate crystal may be used to provide a reference source frequency. A fundamental mode crystal, parallel resonant at
the desired operating frequency, should be connected as shown in Figure 10.

For $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$, the crystal should be specified for a loading capacitance, $\mathrm{CL}_{\mathrm{L}}$, which does not exceed 32 pF for frequencies to approximately $8 \mathrm{MHz}, 20 \mathrm{pF}$ for frequencies in the area of 8 to 15 MHz , and 10 pF for higher frequencies. These are guidelines that provide a reasonable compromise between IC capacitance, drive capability, swamping variations in stray and IC input/output capacitance, and realistic $C_{L}$ values. The shunt load capacitance, $C_{L}$, presented across the crystal can be estimated to be:

$$
\mathrm{C}_{\mathrm{L}}=\frac{\mathrm{C}_{\text {in }} \mathrm{C}_{\text {out }}}{\mathrm{C}_{\text {in }}+\mathrm{C}_{\text {out }}}+\mathrm{C}_{\mathrm{a}}+\mathrm{CO}_{\mathrm{O}}+\frac{\mathrm{C}_{1} \cdot \mathrm{C}_{2}}{\mathrm{C} 1+\mathrm{C} 2}
$$

where

$$
\begin{aligned}
\mathrm{C}_{\mathrm{in}} & =5 \mathrm{pF} \text { (see Figure 11) } \\
\mathrm{C}_{\mathrm{out}} & =6 \mathrm{pF} \text { (see Figure 11) } \\
\mathrm{C}_{\mathrm{a}} & =1 \mathrm{pF} \text { (see Figure 11) } \\
\mathrm{C}_{\mathrm{O}} & =\text { the crystal's holder capacitance (see Figure 12) }
\end{aligned}
$$

C1 and C2 = external capacitors (see Figure 10)
The oscillator can be "trimmed" on-frequency by making a portion or all of C1 variable. The crystal and associated components must be located as close as possible to the OSC $\mathrm{C}_{\mathrm{in}}$ and OSC Out $_{\text {pins }}$ to minimize distortion, stray capacitance, stray inductance, and startup stabilization time. In some cases, stray capacitance should be added to the value for $\mathrm{C}_{\mathrm{in}}$ and $\mathrm{C}_{\text {out }}$.

Power is dissipated in the effective series resistance of the crystal, $R_{e}$, in Figure 12. The drive level specified by the crystal manufacturer is the maximum stress that a crystal can withstand without damaging or excessive shift in frequency. R1 in Figure 10 limits the drive level. The use of R1 may not be necessary in some cases (i.e., R1 $=0 \Omega$ ).

To verify that the maximum dc supply voltage does not overdrive the crystal, monitor the output frequency as a function of voltage at OSC ${ }_{\text {out }}$. (Care should be taken to minimize loading.) The frequency should increase very slightly as the dc supply voltage is increased. An overdriven crystal will decrease in frequency or become unstable with an increase in supply voltage. The operating supply voltage must be reduced or R1 must be increased in value if the overdriven condition exists. The user should note that the oscillator start-up time is proportional to the value of R1.

Through the process of supplying crystals for use with CMOS inverters, many crystal manufacturers have developed expertise in CMOS oscillator design with crystals. Discussions with such manufacturers can prove very helpful (see Table 1).


* May be deleted in certain cases. See text.

Figure 10. Pierce Crystal Oscillator Circuit


Figure 11. Parasitic Capacitances of the Amplifier


NOTE: Values are supplied by crystal manufacturer (parallel resonant crystal).

Figure 12. Equivalent Crystal Networks

## RECOMMENDED READING

Technical Note TN-24, Statek Corp.
Technical Note TN-7, Statek Corp.
E. Hafner, "The Piezoelectric Crystal Unit - Definitions and Method of Measurement", Proc. IEEE, Vol. 57, No. 2 Feb., 1969.
D. Kemper, L. Rosine, "Quartz Crystals for Frequency Control", Electro-Technology, June, 1969.
P. J. Ottowitz, "A Guide to Crystal Selection", Electronic Design, May, 1966.

Table 1. Partial List of Crystal Manufacturers

| Name | Address | Phone |
| :--- | :--- | :--- |
| United States Crystal Corp. | 3605 McCart Ave., Ft. Worth, TX 76110 | (817) 921-3013 |
| Crystek Crystal | 2351 Crystal Dr., Ft. Myers, FL 33907 | (813) 936-2109 |
| Statek Corp. | 512 N. Main St., Orange, CA 92668 | $(714) 639-7810$ |

NOTE: Motorola cannot recommend one supplier over another and in no way suggests that this is a complete listing of crystal manufacturers.

## DUAL-MODULUS PRESCALING

## OVERVIEW

The technique of dual-modulus prescaling is well established as a method of achieving high performance frequency synthesizer operation at high frequencies. Basically, the approach allows relatively low-frequency programmable counters to be used as high-frequency programmable counters with speed capability of several hundred MHz. This is possible without the sacrifice in system resolution and performance that results if a fixed (single-modulus) divider is used for the prescaler.

In dual-modulus prescaling, the lower speed counters must be uniquely configured. Special control logic is necessary to select the divide value $P$ or $P+1$ in the prescaler for the required amount of time (see modulus control definition). Motorola's dual-modulus frequency synthesizers contain this feature and can be used with a variety of dualmodulus prescalers to allow speed, complexity, and cost to be tailored to the system requirements. Prescalers having $P$, $P+1$ divide values in the range of $\div 3 / \div 4$ to $\div 128 / \div 129$ can be controlled by most Motorola frequency synthesizers.

Several dual-modulus prescaler approaches suitable for use with the MC145149 are:

| MC12009 | $\div 5 / \div 6$ | 440 MHz |
| :--- | :---: | :---: |
| MC12011 | $\div 8 / \div 9$ | 500 MHz |
| MC12013 | $\div 10 / \div 11$ | 500 MHz |
| MC12015 | $\div 32 / \div 33$ | 225 MHz |
| MC12016 | $\div 40 / \div 41$ | 225 MHz |
| MC12017 | $\div 64 / \div 65$ | 225 MHz |
| MC12018 | $\div 128 / \div 129$ | 520 MHz |
| MC12022A | $\div 64 / 65 \mathrm{or} \div 128 / 129$ | 1.1 GHz |
| MC12032A | $\div 64 / 65 \mathrm{or} \div 128 / 129$ | 2.0 GHz |

## DESIGN GUIDELINES

The system total divide value, $\mathrm{N}_{\text {total }}\left(\mathrm{N}_{\mathrm{T}}\right)$ will be dictated by the application, i.e.,

$$
\mathrm{N}_{\mathrm{T}}=\frac{\text { frequency into the prescaler }}{\text { frequency into the phase detector }}=\mathrm{N} \cdot \mathrm{P}+\mathrm{A}
$$

$N$ is the number programmed into the $\div N$ counter, $A$ is the number programmed into the $\div \mathrm{A}$ counter, P and $\mathrm{P}+1$ are the two selectable divide ratios available in the dual-modulus prescalers. To have a range of $\mathrm{N}_{T}$ values in sequence, the $\div$ A counter is programmed from 0 through $P-1$ for a particular value N in the $\div \mathrm{N}$ counter. N is then incremented to $N+1$ and the $\div A$ is sequenced from 0 through $P-1$ again.

There are minimum and maximum values that can be achieved for N . These values are a function of $P$ and the size of the $\div \mathrm{N}$ and $\div \mathrm{A}$ counters.

The constraint $N \geq A$ always applies. If $A_{\max }=P-1$, then $N_{\text {min }} \geq P-1$. Then $N T$ min $=(P-1) P+A$ or $(P-1) P$ since $A$ is free to assume the value of 0 .

$$
\mathrm{N}_{\operatorname{Tmax}}=\mathrm{N}_{\max } \cdot \mathrm{P}+\mathrm{A}_{\max }
$$

To maximize system frequency capability, the dual-modulus prescaler output must go from low to high after each group of $P$ or $P+1$ input cycles. The prescaler should divide by $P$ when its modulus control line is high and by $P+1$ when its modulus control is low.

For the maximum frequency into the prescaler (fVCO max), the value used for $P$ must be large enough such that:

1. fVCO max divided by $P$ may not exceed the frequency capability of $f_{\text {in }}$ (input to the $\div \mathrm{N}$ and $\div \mathrm{A}$ counters).
2. The period of fVCO divided by $P$ must be greater than the sum of the times:
a. Propagation delay through the dual-modulus prescaler.
b. Prescaler setup or release time relative to its modulus control signal.
c. Propagation time from $\mathrm{f}_{\mathrm{in}}$ to the modulus control output for the frequency synthesizer device.
A sometimes useful simplification in the programming code can be achieved by choosing the values for P of 8,16 , 32 , or 64 . For these cases, the desired value of $\mathrm{N}^{T}$ results when $\mathrm{N}_{\mathrm{T}}$ in binary is used as the program code to the $\div \mathrm{N}$ and $\div$ A counters treated in the following manner:
3. Assume the $\div$ A counter contains "a" bits where $2^{a} \geq P$.
4. Always program all higher order $\div A$ counter bits above "a" to 0 .
5. Assume the $\div N$ counter and the $\div A$ counter (with all the higher order bits above "a" ignored) combined into a single binary counter of $n+a$ bits in length ( $n=$ number of divider stages in the $\div$ N counter). The MSB of this "hypothetical" counter is to correspond to the MSB of $\div \mathrm{N}$ and the LSB is to correspond to the LSB of $\div \mathrm{A}$. The system divide value, $\mathrm{N}_{\mathrm{T}}$, now results when the value of $\mathrm{N}_{\mathrm{T}}$ in binary is used to program the "new" $\mathrm{n}+\mathrm{a}$ bit counter.
By using the two devices, several dual-modulus values are achievable.


NOTE: MC12009, MC12011, and MC12013 are pin equivalent. MC12015, MC12016, and MC12017 are pin equivalent.

## PACKAGE DIMENSIONS



NOTES:

1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
2. CONTROLLING DIMENSION: INCH.
3. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL.
4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.

| DIM | INCHES |  | MILLIMETERS |  |
| :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |
| A | 1.010 | 1.070 | 25.66 | 27.17 |
| B | 0.240 | 0.260 | 6.10 | 6.60 |
| C | 0.150 | 0.180 | 3.81 | 4.57 |
| D | 0.015 | 0.022 | 0.39 | 0.55 |
| E | 0.050 BSC |  | 1.27 BSC |  |
| F | 0.050 | 0.070 | 1.27 | 1.77 |
| G | 0.100 BSC |  | 2.54 BSC |  |
| J | 0.008 | 0.015 | 0.21 | 0.38 |
| K | 0.110 | 0.140 | 2.80 | 3.55 |
| L | 0.300 BSC |  | 7.62 BSC |  |
| M | $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ | $15^{\circ}$ |
| N | 0.020 | 0.040 | 0.51 | 1.01 |

## D SUFFIX SOG PACKAGE CASE 751D-04



Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and (M) are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

How to reach us:
USA/EUROPE: Motorola Literature Distribution;
P.O. Box 20912; Phoenix, Arizona 85036. 1-800-441-2447

JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, Toshikatsu Otsuki,
6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 03-3521-8315
MFAX: RMFAX0@email.sps.mot.com - TOUCHTONE (602) 244-6609
INTERNET: http://Design-NET.com
HONG KONG: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298

